xref: /XiangShan/src/main/scala/xiangshan/backend/datapath/WbArbiter.scala (revision c83747bfdfb0615ad6dcb55f666bd2ac35e05158)
1730cfbc0SXuan Hupackage xiangshan.backend.datapath
2730cfbc0SXuan Hu
383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
4730cfbc0SXuan Huimport chisel3._
5730cfbc0SXuan Huimport chisel3.util._
660f0c5aeSxiaofeibaoimport difftest.{DiffFpWriteback, DiffIntWriteback, DifftestModule, DiffVecWriteback}
7b08b7dc3Sfdyimport utils.XSError
8730cfbc0SXuan Huimport xiangshan.backend.BackendParams
9730cfbc0SXuan Huimport xiangshan.backend.Bundles.{ExuOutput, WriteBackBundle}
1060f0c5aeSxiaofeibaoimport xiangshan.backend.datapath.DataConfig.{IntData, VecData, FpData}
11730cfbc0SXuan Huimport xiangshan.backend.regfile.RfWritePortWithConfig
12730cfbc0SXuan Huimport xiangshan.{Redirect, XSBundle, XSModule}
13730cfbc0SXuan Hu
14b08b7dc3Sfdyclass WbArbiterDispatcherIO[T <: Data](private val gen: T, n: Int) extends Bundle {
15b08b7dc3Sfdy  val in = Flipped(DecoupledIO(gen))
16b08b7dc3Sfdy
17b08b7dc3Sfdy  val out = Vec(n, DecoupledIO(gen))
18b08b7dc3Sfdy}
19b08b7dc3Sfdy
20c1e19666Sxiaofeibao-xjtuclass WbArbiterDispatcher[T <: Data](private val gen: T, n: Int, acceptCond: T => (Seq[Bool], Bool))
21b08b7dc3Sfdy                           (implicit p: Parameters)
22b08b7dc3Sfdy  extends Module {
23b08b7dc3Sfdy
24b08b7dc3Sfdy  val io = IO(new WbArbiterDispatcherIO(gen, n))
25b08b7dc3Sfdy
26c1e19666Sxiaofeibao-xjtu  private val acceptVec: Vec[Bool] = VecInit(acceptCond(io.in.bits)._1)
27b08b7dc3Sfdy
28*c83747bfSYangyu Chen  XSError(io.in.valid && PopCount(acceptVec) > 1.U, p"[ExeUnit] accept vec should no more than 1, ${Binary(acceptVec.asUInt)} ")
29b08b7dc3Sfdy
30b08b7dc3Sfdy  io.out.zipWithIndex.foreach { case (out, i) =>
31b08b7dc3Sfdy    out.valid := acceptVec(i) && io.in.valid
32b08b7dc3Sfdy    out.bits := io.in.bits
33b08b7dc3Sfdy  }
34b08b7dc3Sfdy
35c1e19666Sxiaofeibao-xjtu  io.in.ready := Cat(io.out.zip(acceptVec).map{ case(out, canAccept) => out.ready && canAccept}).orR || acceptCond(io.in.bits)._2
36b08b7dc3Sfdy}
37b08b7dc3Sfdy
38730cfbc0SXuan Huclass WbArbiterIO()(implicit p: Parameters, params: WbArbiterParams) extends XSBundle {
39730cfbc0SXuan Hu  val flush = Flipped(ValidIO(new Redirect))
40730cfbc0SXuan Hu  val in: MixedVec[DecoupledIO[WriteBackBundle]] = Flipped(params.genInput)
41730cfbc0SXuan Hu  val out: MixedVec[ValidIO[WriteBackBundle]] = params.genOutput
42730cfbc0SXuan Hu
4383ba63b3SXuan Hu  def inGroup: Map[Int, Seq[DecoupledIO[WriteBackBundle]]] = in.groupBy(_.bits.params.port).map(x => (x._1, x._2.sortBy(_.bits.params.priority).toSeq))
44730cfbc0SXuan Hu}
45730cfbc0SXuan Hu
46730cfbc0SXuan Huclass WbArbiter(params: WbArbiterParams)(implicit p: Parameters) extends XSModule {
47730cfbc0SXuan Hu  val io = IO(new WbArbiterIO()(p, params))
48bcf0356aSXuan Hu
4983ba63b3SXuan Hu  private val inGroup: Map[Int, Seq[DecoupledIO[WriteBackBundle]]] = io.inGroup
50730cfbc0SXuan Hu
5147af51e7Ssinsanction  private val arbiters: Seq[Option[RealWBArbiter[WriteBackBundle]]] = Seq.tabulate(params.numOut) { x => {
52730cfbc0SXuan Hu    if (inGroup.contains(x)) {
5347af51e7Ssinsanction      Some(Module(new RealWBArbiter(new WriteBackBundle(inGroup.values.head.head.bits.params, backendParams), inGroup(x).length)))
54730cfbc0SXuan Hu    } else {
55730cfbc0SXuan Hu      None
56730cfbc0SXuan Hu    }
57730cfbc0SXuan Hu  }}
58730cfbc0SXuan Hu
59730cfbc0SXuan Hu  arbiters.zipWithIndex.foreach { case (arb, i) =>
60730cfbc0SXuan Hu    if (arb.nonEmpty) {
61730cfbc0SXuan Hu      arb.get.io.in.zip(inGroup(i)).foreach { case (arbIn, wbIn) =>
62730cfbc0SXuan Hu        arbIn <> wbIn
63730cfbc0SXuan Hu      }
64730cfbc0SXuan Hu    }
65730cfbc0SXuan Hu  }
66730cfbc0SXuan Hu
67730cfbc0SXuan Hu  io.out.zip(arbiters).foreach { case (wbOut, arb) =>
68730cfbc0SXuan Hu    if (arb.nonEmpty) {
69730cfbc0SXuan Hu      val arbOut = arb.get.io.out
70730cfbc0SXuan Hu      arbOut.ready := true.B
71730cfbc0SXuan Hu      wbOut.valid := arbOut.valid
72730cfbc0SXuan Hu      wbOut.bits := arbOut.bits
73730cfbc0SXuan Hu    } else {
74730cfbc0SXuan Hu      wbOut := 0.U.asTypeOf(wbOut)
75730cfbc0SXuan Hu    }
76730cfbc0SXuan Hu  }
77730cfbc0SXuan Hu
78730cfbc0SXuan Hu  def getInOutMap: Map[Int, Int] = {
79730cfbc0SXuan Hu    (params.wbCfgs.indices zip params.wbCfgs.map(_.port)).toMap
80730cfbc0SXuan Hu  }
81730cfbc0SXuan Hu}
82730cfbc0SXuan Hu
83730cfbc0SXuan Huclass WbDataPathIO()(implicit p: Parameters, params: BackendParams) extends XSBundle {
84730cfbc0SXuan Hu  val flush = Flipped(ValidIO(new Redirect()))
85730cfbc0SXuan Hu
86730cfbc0SXuan Hu  val fromTop = new Bundle {
87730cfbc0SXuan Hu    val hartId = Input(UInt(8.W))
88730cfbc0SXuan Hu  }
89730cfbc0SXuan Hu
90730cfbc0SXuan Hu  val fromIntExu: MixedVec[MixedVec[DecoupledIO[ExuOutput]]] = Flipped(params.intSchdParams.get.genExuOutputDecoupledBundle)
91730cfbc0SXuan Hu
9260f0c5aeSxiaofeibao  val fromFpExu: MixedVec[MixedVec[DecoupledIO[ExuOutput]]] = Flipped(params.fpSchdParams.get.genExuOutputDecoupledBundle)
9360f0c5aeSxiaofeibao
94730cfbc0SXuan Hu  val fromVfExu: MixedVec[MixedVec[DecoupledIO[ExuOutput]]] = Flipped(params.vfSchdParams.get.genExuOutputDecoupledBundle)
95730cfbc0SXuan Hu
96730cfbc0SXuan Hu  val fromMemExu: MixedVec[MixedVec[DecoupledIO[ExuOutput]]] = Flipped(params.memSchdParams.get.genExuOutputDecoupledBundle)
97730cfbc0SXuan Hu
9839c59369SXuan Hu  val toIntPreg = Flipped(MixedVec(Vec(params.numPregWb(IntData()),
99730cfbc0SXuan Hu    new RfWritePortWithConfig(params.intPregParams.dataCfg, params.intPregParams.addrWidth))))
100730cfbc0SXuan Hu
10160f0c5aeSxiaofeibao  val toFpPreg = Flipped(MixedVec(Vec(params.numPregWb(FpData()),
10260f0c5aeSxiaofeibao    new RfWritePortWithConfig(params.fpPregParams.dataCfg, params.fpPregParams.addrWidth))))
10360f0c5aeSxiaofeibao
10439c59369SXuan Hu  val toVfPreg = Flipped(MixedVec(Vec(params.numPregWb(VecData()),
105730cfbc0SXuan Hu    new RfWritePortWithConfig(params.vfPregParams.dataCfg, params.vfPregParams.addrWidth))))
106730cfbc0SXuan Hu
107730cfbc0SXuan Hu  val toCtrlBlock = new Bundle {
108730cfbc0SXuan Hu    val writeback: MixedVec[ValidIO[ExuOutput]] = params.genWrite2CtrlBundles
109730cfbc0SXuan Hu  }
110730cfbc0SXuan Hu}
111730cfbc0SXuan Hu
112730cfbc0SXuan Huclass WbDataPath(params: BackendParams)(implicit p: Parameters) extends XSModule {
113730cfbc0SXuan Hu  val io = IO(new WbDataPathIO()(p, params))
114730cfbc0SXuan Hu
115e703da02SzhanglyGit  // split
11660f0c5aeSxiaofeibao  val fromExuPre = (io.fromIntExu ++ io.fromFpExu ++ io.fromVfExu ++ io.fromMemExu).flatten
1171f3d1b4dSXuan Hu  val fromExuVld: Seq[DecoupledIO[ExuOutput]] = fromExuPre.filter(_.bits.params.hasVLoadFu).toSeq
118e703da02SzhanglyGit  require(fromExuVld.size == 1, "vldCnt should be 1")
119e703da02SzhanglyGit  val vldMgu = Module(new VldMergeUnit(fromExuVld.head.bits.params))
120e703da02SzhanglyGit  vldMgu.io.flush := io.flush
121e703da02SzhanglyGit  vldMgu.io.writeback <> fromExuVld.head
12246908ecfSXuan Hu  val wbReplaceVld: Seq[DecoupledIO[ExuOutput]] = fromExuPre.updated(fromExuPre.indexWhere(_.bits.params.hasVLoadFu), vldMgu.io.writebackAfterMerge).toSeq
1231fa16f76Ssinsanction  val fromExu: MixedVec[DecoupledIO[ExuOutput]] = Wire(chiselTypeOf(MixedVecInit(wbReplaceVld)))
12446908ecfSXuan Hu
12546908ecfSXuan Hu  // io.fromExuPre ------------------------------------------------------------> fromExu
12646908ecfSXuan Hu  //               \                                                         /
12746908ecfSXuan Hu  //                -> vldMgu.io.writeback -> vldMgu.io.writebackAfterMerge /
1281fa16f76Ssinsanction  (fromExu zip wbReplaceVld).foreach { case (sink, source) =>
1291fa16f76Ssinsanction    sink.valid := source.valid
1301fa16f76Ssinsanction    sink.bits := source.bits
1311fa16f76Ssinsanction    source.ready := sink.ready
1321fa16f76Ssinsanction  }
13346908ecfSXuan Hu
1341fa16f76Ssinsanction  // fromExu -> ArbiterInput
135c1e19666Sxiaofeibao-xjtu  val intArbiterInputsWire = Wire(chiselTypeOf(fromExu))
1361fa16f76Ssinsanction  val intArbiterInputsWireY = intArbiterInputsWire.filter(_.bits.params.writeIntRf)
1371fa16f76Ssinsanction  val intArbiterInputsWireN = intArbiterInputsWire.filterNot(_.bits.params.writeIntRf)
1381fa16f76Ssinsanction
13960f0c5aeSxiaofeibao  val fpArbiterInputsWire = Wire(chiselTypeOf(fromExu))
14060f0c5aeSxiaofeibao  val fpArbiterInputsWireY = fpArbiterInputsWire.filter(_.bits.params.writeFpRf)
14160f0c5aeSxiaofeibao  val fpArbiterInputsWireN = fpArbiterInputsWire.filterNot(_.bits.params.writeFpRf)
14260f0c5aeSxiaofeibao
1431fa16f76Ssinsanction  val vfArbiterInputsWire = Wire(chiselTypeOf(fromExu))
1441fa16f76Ssinsanction  val vfArbiterInputsWireY = vfArbiterInputsWire.filter(_.bits.params.writeVfRf)
1451fa16f76Ssinsanction  val vfArbiterInputsWireN = vfArbiterInputsWire.filterNot(_.bits.params.writeVfRf)
146b08b7dc3Sfdy
147c1e19666Sxiaofeibao-xjtu  def acceptCond(exuOutput: ExuOutput): (Seq[Bool], Bool) = {
148b08b7dc3Sfdy    val intWen = if(exuOutput.intWen.isDefined) exuOutput.intWen.get else false.B
149b08b7dc3Sfdy    val fpwen  = if(exuOutput.fpWen.isDefined) exuOutput.fpWen.get else false.B
150b08b7dc3Sfdy    val vecWen = if(exuOutput.vecWen.isDefined) exuOutput.vecWen.get else false.B
15160f0c5aeSxiaofeibao    (Seq(intWen, fpwen, vecWen), !intWen && !fpwen && !vecWen)
152b08b7dc3Sfdy  }
153b08b7dc3Sfdy
15460f0c5aeSxiaofeibao  intArbiterInputsWire.zip(fpArbiterInputsWire).zip(vfArbiterInputsWire).zip(fromExu).foreach {
15560f0c5aeSxiaofeibao    case (((intArbiterInput, fpArbiterInput), vfArbiterInput), exuOut) =>
1561fa16f76Ssinsanction      val writeCond = acceptCond(exuOut.bits)
157c4055936Ssinsanction      val intWrite = Wire(Bool())
15860f0c5aeSxiaofeibao      val fpWrite = Wire(Bool())
159c4055936Ssinsanction      val vfWrite = Wire(Bool())
160c4055936Ssinsanction      val notWrite = Wire(Bool())
161c4055936Ssinsanction
162c4055936Ssinsanction      intWrite := exuOut.valid && writeCond._1(0)
16360f0c5aeSxiaofeibao      fpWrite := exuOut.valid && writeCond._1(1)
16460f0c5aeSxiaofeibao      vfWrite := exuOut.valid && writeCond._1(2)
165c4055936Ssinsanction      notWrite := writeCond._2
1661fa16f76Ssinsanction
1671fa16f76Ssinsanction      intArbiterInput.valid := intWrite
1681fa16f76Ssinsanction      intArbiterInput.bits := exuOut.bits
16960f0c5aeSxiaofeibao      fpArbiterInput.valid := fpWrite
17060f0c5aeSxiaofeibao      fpArbiterInput.bits := exuOut.bits
1711fa16f76Ssinsanction      vfArbiterInput.valid := vfWrite
1721fa16f76Ssinsanction      vfArbiterInput.bits := exuOut.bits
1731fa16f76Ssinsanction
174c4055936Ssinsanction      if (exuOut.bits.params.writeIntRf && exuOut.bits.params.isVfExeUnit) {
175c4055936Ssinsanction        intWrite := RegNext(exuOut.valid && writeCond._1(0))
176c4055936Ssinsanction        intArbiterInput.bits := RegEnable(exuOut.bits, exuOut.valid)
177c4055936Ssinsanction      }
178c4055936Ssinsanction
1791fa16f76Ssinsanction      println(s"[WbDataPath] exu: ${exuOut.bits.params.exuIdx}, uncertain: ${exuOut.bits.params.hasUncertainLatency}, certain: ${exuOut.bits.params.latencyCertain}")
1801fa16f76Ssinsanction
1811fa16f76Ssinsanction      // only EXUs with uncertain latency need result of arbiter
1821fa16f76Ssinsanction      // the result data can be maintained until getting success in arbiter
1831fa16f76Ssinsanction      if (exuOut.bits.params.hasUncertainLatency) {
18460f0c5aeSxiaofeibao        exuOut.ready := intArbiterInput.ready && intWrite || fpArbiterInput.ready && fpWrite || vfArbiterInput.ready && vfWrite || notWrite
1851fa16f76Ssinsanction      } else {
1861fa16f76Ssinsanction        exuOut.ready := true.B
1871fa16f76Ssinsanction
1881fa16f76Ssinsanction        // for EXUs with certain latency, if the request fails in arbiter, the result data will be permanently lost
1891fa16f76Ssinsanction        when (intWrite) {
1901fa16f76Ssinsanction          assert(intArbiterInput.ready, s"exu ${exuOut.bits.params.exuIdx} failed to write int regfile\n")
1911fa16f76Ssinsanction        }
19260f0c5aeSxiaofeibao        when(fpWrite) {
19360f0c5aeSxiaofeibao          assert(fpArbiterInput.ready, s"exu ${exuOut.bits.params.exuIdx} failed to write fp regfile\n")
19460f0c5aeSxiaofeibao        }
1951fa16f76Ssinsanction        when (vfWrite) {
1961fa16f76Ssinsanction          assert(vfArbiterInput.ready, s"exu ${exuOut.bits.params.exuIdx} failed to write vf regfile\n")
1971fa16f76Ssinsanction        }
1981fa16f76Ssinsanction      }
1991fa16f76Ssinsanction      // the ports not writting back pregs are always ready
2001fa16f76Ssinsanction      // the ports set highest priority are always ready
2011fa16f76Ssinsanction      if (exuOut.bits.params.hasNoDataWB || exuOut.bits.params.isHighestWBPriority) {
2021fa16f76Ssinsanction        exuOut.ready := true.B
203b08b7dc3Sfdy      }
204b08b7dc3Sfdy  }
205b08b7dc3Sfdy  intArbiterInputsWireN.foreach(_.ready := false.B)
20660f0c5aeSxiaofeibao  fpArbiterInputsWireN.foreach(_.ready := false.B)
207b08b7dc3Sfdy  vfArbiterInputsWireN.foreach(_.ready := false.B)
208b08b7dc3Sfdy
209730cfbc0SXuan Hu  println(s"[WbDataPath] write int preg: " +
210730cfbc0SXuan Hu    s"IntExu(${io.fromIntExu.flatten.count(_.bits.params.writeIntRf)}) " +
21160f0c5aeSxiaofeibao    s"FpExu(${io.fromFpExu.flatten.count(_.bits.params.writeIntRf)}) " +
212730cfbc0SXuan Hu    s"VfExu(${io.fromVfExu.flatten.count(_.bits.params.writeIntRf)}) " +
213730cfbc0SXuan Hu    s"MemExu(${io.fromMemExu.flatten.count(_.bits.params.writeIntRf)})"
214730cfbc0SXuan Hu  )
21560f0c5aeSxiaofeibao  println(s"[WbDataPath] write fp preg: " +
21660f0c5aeSxiaofeibao    s"IntExu(${io.fromIntExu.flatten.count(_.bits.params.writeFpRf)}) " +
21760f0c5aeSxiaofeibao    s"FpExu(${io.fromFpExu.flatten.count(_.bits.params.writeFpRf)}) " +
21860f0c5aeSxiaofeibao    s"VfExu(${io.fromVfExu.flatten.count(_.bits.params.writeFpRf)}) " +
21960f0c5aeSxiaofeibao    s"MemExu(${io.fromMemExu.flatten.count(_.bits.params.writeFpRf)})"
22060f0c5aeSxiaofeibao  )
221730cfbc0SXuan Hu  println(s"[WbDataPath] write vf preg: " +
222730cfbc0SXuan Hu    s"IntExu(${io.fromIntExu.flatten.count(_.bits.params.writeVfRf)}) " +
22360f0c5aeSxiaofeibao    s"FpExu(${io.fromFpExu.flatten.count(_.bits.params.writeVfRf)}) " +
224730cfbc0SXuan Hu    s"VfExu(${io.fromVfExu.flatten.count(_.bits.params.writeVfRf)}) " +
225730cfbc0SXuan Hu    s"MemExu(${io.fromMemExu.flatten.count(_.bits.params.writeVfRf)})"
226730cfbc0SXuan Hu  )
227730cfbc0SXuan Hu
2281fa16f76Ssinsanction  // wb arbiter
229730cfbc0SXuan Hu  private val intWbArbiter = Module(new WbArbiter(params.getIntWbArbiterParams))
23060f0c5aeSxiaofeibao  private val fpWbArbiter = Module(new WbArbiter(params.getFpWbArbiterParams))
231730cfbc0SXuan Hu  private val vfWbArbiter = Module(new WbArbiter(params.getVfWbArbiterParams))
232730cfbc0SXuan Hu  println(s"[WbDataPath] int preg write back port num: ${intWbArbiter.io.out.size}, active port: ${intWbArbiter.io.inGroup.keys.toSeq.sorted}")
23360f0c5aeSxiaofeibao  println(s"[WbDataPath] fp preg write back port num: ${fpWbArbiter.io.out.size}, active port: ${fpWbArbiter.io.inGroup.keys.toSeq.sorted}")
234730cfbc0SXuan Hu  println(s"[WbDataPath] vf preg write back port num: ${vfWbArbiter.io.out.size}, active port: ${vfWbArbiter.io.inGroup.keys.toSeq.sorted}")
235730cfbc0SXuan Hu
236730cfbc0SXuan Hu  // module assign
237730cfbc0SXuan Hu  intWbArbiter.io.flush <> io.flush
23860f0c5aeSxiaofeibao  require(intWbArbiter.io.in.size == intArbiterInputsWireY.size, s"intWbArbiter input size: ${intWbArbiter.io.in.size}, all int wb size: ${intArbiterInputsWireY.size}")
239b08b7dc3Sfdy  intWbArbiter.io.in.zip(intArbiterInputsWireY).foreach { case (arbiterIn, in) =>
2405c5405a5SXuan Hu    arbiterIn.valid := in.valid && in.bits.intWen.get
241730cfbc0SXuan Hu    in.ready := arbiterIn.ready
242730cfbc0SXuan Hu    arbiterIn.bits.fromExuOutput(in.bits)
243730cfbc0SXuan Hu  }
244730cfbc0SXuan Hu  private val intWbArbiterOut = intWbArbiter.io.out
245730cfbc0SXuan Hu
24660f0c5aeSxiaofeibao  fpWbArbiter.io.flush <> io.flush
24760f0c5aeSxiaofeibao  require(fpWbArbiter.io.in.size == fpArbiterInputsWireY.size, s"fpWbArbiter input size: ${fpWbArbiter.io.in.size}, all fp wb size: ${fpArbiterInputsWireY.size}")
24860f0c5aeSxiaofeibao  fpWbArbiter.io.in.zip(fpArbiterInputsWireY).foreach { case (arbiterIn, in) =>
24960f0c5aeSxiaofeibao    arbiterIn.valid := in.valid && (in.bits.fpWen.getOrElse(false.B))
25060f0c5aeSxiaofeibao    in.ready := arbiterIn.ready
25160f0c5aeSxiaofeibao    arbiterIn.bits.fromExuOutput(in.bits)
25260f0c5aeSxiaofeibao  }
25360f0c5aeSxiaofeibao  private val fpWbArbiterOut = fpWbArbiter.io.out
25460f0c5aeSxiaofeibao
255730cfbc0SXuan Hu  vfWbArbiter.io.flush <> io.flush
256b08b7dc3Sfdy  require(vfWbArbiter.io.in.size == vfArbiterInputsWireY.size, s"vfWbArbiter input size: ${vfWbArbiter.io.in.size}, all vf wb size: ${vfArbiterInputsWireY.size}")
257b08b7dc3Sfdy  vfWbArbiter.io.in.zip(vfArbiterInputsWireY).foreach { case (arbiterIn, in) =>
25860f0c5aeSxiaofeibao    arbiterIn.valid := in.valid && (in.bits.vecWen.getOrElse(false.B))
259730cfbc0SXuan Hu    in.ready := arbiterIn.ready
260730cfbc0SXuan Hu    arbiterIn.bits.fromExuOutput(in.bits)
261730cfbc0SXuan Hu  }
262730cfbc0SXuan Hu  private val vfWbArbiterOut = vfWbArbiter.io.out
263730cfbc0SXuan Hu
2641fa16f76Ssinsanction  // WB -> CtrlBlock
26583ba63b3SXuan Hu  private val intExuInputs = io.fromIntExu.flatten.toSeq
26683ba63b3SXuan Hu  private val intExuWBs = WireInit(MixedVecInit(intExuInputs))
26760f0c5aeSxiaofeibao  private val fpExuInputs = io.fromFpExu.flatten.toSeq
26860f0c5aeSxiaofeibao  private val fpExuWBs = WireInit(MixedVecInit(fpExuInputs))
26983ba63b3SXuan Hu  private val vfExuInputs = io.fromVfExu.flatten.toSeq
27083ba63b3SXuan Hu  private val vfExuWBs = WireInit(MixedVecInit(vfExuInputs))
27183ba63b3SXuan Hu  private val memExuInputs = io.fromMemExu.flatten.toSeq
27283ba63b3SXuan Hu  private val memExuWBs = WireInit(MixedVecInit(memExuInputs))
273730cfbc0SXuan Hu
274730cfbc0SXuan Hu  // only fired port can write back to ctrl block
275730cfbc0SXuan Hu  (intExuWBs zip intExuInputs).foreach { case (wb, input) => wb.valid := input.fire }
27660f0c5aeSxiaofeibao  (fpExuWBs zip fpExuInputs).foreach { case (wb, input) => wb.valid := input.fire }
277730cfbc0SXuan Hu  (vfExuWBs zip vfExuInputs).foreach { case (wb, input) => wb.valid := input.fire }
278730cfbc0SXuan Hu  (memExuWBs zip memExuInputs).foreach { case (wb, input) => wb.valid := input.fire }
279730cfbc0SXuan Hu
280730cfbc0SXuan Hu  // io assign
28183ba63b3SXuan Hu  private val toIntPreg: MixedVec[RfWritePortWithConfig] = MixedVecInit(intWbArbiterOut.map(x => x.bits.asIntRfWriteBundle(x.fire)).toSeq)
28260f0c5aeSxiaofeibao  private val toFpPreg: MixedVec[RfWritePortWithConfig] = MixedVecInit(fpWbArbiterOut.map(x => x.bits.asFpRfWriteBundle(x.fire)).toSeq)
28383ba63b3SXuan Hu  private val toVfPreg: MixedVec[RfWritePortWithConfig] = MixedVecInit(vfWbArbiterOut.map(x => x.bits.asVfRfWriteBundle(x.fire)).toSeq)
284730cfbc0SXuan Hu
28560f0c5aeSxiaofeibao  private val wb2Ctrl = intExuWBs ++ fpExuWBs ++ vfExuWBs ++ memExuWBs
286730cfbc0SXuan Hu
287730cfbc0SXuan Hu  io.toIntPreg := toIntPreg
28860f0c5aeSxiaofeibao  io.toFpPreg := toFpPreg
289730cfbc0SXuan Hu  io.toVfPreg := toVfPreg
290730cfbc0SXuan Hu  io.toCtrlBlock.writeback.zip(wb2Ctrl).foreach { case (sink, source) =>
291730cfbc0SXuan Hu    sink.valid := source.valid
292730cfbc0SXuan Hu    sink.bits := source.bits
293730cfbc0SXuan Hu    source.ready := true.B
294730cfbc0SXuan Hu  }
295730cfbc0SXuan Hu
2961fa16f76Ssinsanction  // debug
2971fa16f76Ssinsanction  if(backendParams.debugEn) {
2981fa16f76Ssinsanction    dontTouch(intArbiterInputsWire)
29960f0c5aeSxiaofeibao    dontTouch(fpArbiterInputsWire)
3001fa16f76Ssinsanction    dontTouch(vfArbiterInputsWire)
3011fa16f76Ssinsanction  }
3021fa16f76Ssinsanction
3031fa16f76Ssinsanction  // difftest
304730cfbc0SXuan Hu  if (env.EnableDifftest || env.AlwaysBasicDiff) {
305730cfbc0SXuan Hu    intWbArbiterOut.foreach(out => {
306a66aed53SXuan Hu      val difftest = DifftestModule(new DiffIntWriteback(IntPhyRegs))
30783ba63b3SXuan Hu      difftest.coreid := io.fromTop.hartId
30883ba63b3SXuan Hu      difftest.valid := out.fire && out.bits.rfWen
30983ba63b3SXuan Hu      difftest.address := out.bits.pdest
31083ba63b3SXuan Hu      difftest.data := out.bits.data
311730cfbc0SXuan Hu    })
312730cfbc0SXuan Hu  }
313730cfbc0SXuan Hu
314730cfbc0SXuan Hu  if (env.EnableDifftest || env.AlwaysBasicDiff) {
31560f0c5aeSxiaofeibao    fpWbArbiterOut.foreach(out => {
31660f0c5aeSxiaofeibao      val difftest = DifftestModule(new DiffFpWriteback(FpPhyRegs))
31783ba63b3SXuan Hu      difftest.coreid := io.fromTop.hartId
31883ba63b3SXuan Hu      difftest.valid := out.fire // all fp instr will write fp rf
31983ba63b3SXuan Hu      difftest.address := out.bits.pdest
32083ba63b3SXuan Hu      difftest.data := out.bits.data
321730cfbc0SXuan Hu    })
322730cfbc0SXuan Hu  }
323730cfbc0SXuan Hu
32460f0c5aeSxiaofeibao  if (env.EnableDifftest || env.AlwaysBasicDiff) {
32560f0c5aeSxiaofeibao    vfWbArbiterOut.foreach(out => {
32660f0c5aeSxiaofeibao      val difftest = DifftestModule(new DiffVecWriteback(VfPhyRegs))
32760f0c5aeSxiaofeibao      difftest.coreid := io.fromTop.hartId
32860f0c5aeSxiaofeibao      difftest.valid := out.fire
32960f0c5aeSxiaofeibao      difftest.address := out.bits.pdest
33060f0c5aeSxiaofeibao      difftest.data := out.bits.data
33160f0c5aeSxiaofeibao    })
33260f0c5aeSxiaofeibao  }
333730cfbc0SXuan Hu}
334730cfbc0SXuan Hu
335730cfbc0SXuan Hu
336730cfbc0SXuan Hu
337730cfbc0SXuan Hu
338