1730cfbc0SXuan Hupackage xiangshan.backend.datapath 2730cfbc0SXuan Hu 383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 4730cfbc0SXuan Huimport chisel3._ 5730cfbc0SXuan Huimport chisel3.util._ 660f0c5aeSxiaofeibaoimport difftest.{DiffFpWriteback, DiffIntWriteback, DifftestModule, DiffVecWriteback} 7b08b7dc3Sfdyimport utils.XSError 8730cfbc0SXuan Huimport xiangshan.backend.BackendParams 9730cfbc0SXuan Huimport xiangshan.backend.Bundles.{ExuOutput, WriteBackBundle} 1045d40ce7Ssinsanctionimport xiangshan.backend.datapath.DataConfig._ 11730cfbc0SXuan Huimport xiangshan.backend.regfile.RfWritePortWithConfig 12730cfbc0SXuan Huimport xiangshan.{Redirect, XSBundle, XSModule} 1345d40ce7Ssinsanctionimport xiangshan.SrcType.v0 14730cfbc0SXuan Hu 15b08b7dc3Sfdyclass WbArbiterDispatcherIO[T <: Data](private val gen: T, n: Int) extends Bundle { 16b08b7dc3Sfdy val in = Flipped(DecoupledIO(gen)) 17b08b7dc3Sfdy 18b08b7dc3Sfdy val out = Vec(n, DecoupledIO(gen)) 19b08b7dc3Sfdy} 20b08b7dc3Sfdy 21c1e19666Sxiaofeibao-xjtuclass WbArbiterDispatcher[T <: Data](private val gen: T, n: Int, acceptCond: T => (Seq[Bool], Bool)) 22b08b7dc3Sfdy (implicit p: Parameters) 23b08b7dc3Sfdy extends Module { 24b08b7dc3Sfdy 25b08b7dc3Sfdy val io = IO(new WbArbiterDispatcherIO(gen, n)) 26b08b7dc3Sfdy 27c1e19666Sxiaofeibao-xjtu private val acceptVec: Vec[Bool] = VecInit(acceptCond(io.in.bits)._1) 28b08b7dc3Sfdy 29c83747bfSYangyu Chen XSError(io.in.valid && PopCount(acceptVec) > 1.U, p"[ExeUnit] accept vec should no more than 1, ${Binary(acceptVec.asUInt)} ") 30b08b7dc3Sfdy 31b08b7dc3Sfdy io.out.zipWithIndex.foreach { case (out, i) => 32b08b7dc3Sfdy out.valid := acceptVec(i) && io.in.valid 33b08b7dc3Sfdy out.bits := io.in.bits 34b08b7dc3Sfdy } 35b08b7dc3Sfdy 36c1e19666Sxiaofeibao-xjtu io.in.ready := Cat(io.out.zip(acceptVec).map{ case(out, canAccept) => out.ready && canAccept}).orR || acceptCond(io.in.bits)._2 37b08b7dc3Sfdy} 38b08b7dc3Sfdy 39730cfbc0SXuan Huclass WbArbiterIO()(implicit p: Parameters, params: WbArbiterParams) extends XSBundle { 40730cfbc0SXuan Hu val flush = Flipped(ValidIO(new Redirect)) 41730cfbc0SXuan Hu val in: MixedVec[DecoupledIO[WriteBackBundle]] = Flipped(params.genInput) 42730cfbc0SXuan Hu val out: MixedVec[ValidIO[WriteBackBundle]] = params.genOutput 43730cfbc0SXuan Hu 4483ba63b3SXuan Hu def inGroup: Map[Int, Seq[DecoupledIO[WriteBackBundle]]] = in.groupBy(_.bits.params.port).map(x => (x._1, x._2.sortBy(_.bits.params.priority).toSeq)) 45730cfbc0SXuan Hu} 46730cfbc0SXuan Hu 4745d40ce7Ssinsanctionclass RealWBCollideChecker(params: WbArbiterParams)(implicit p: Parameters) extends XSModule { 48730cfbc0SXuan Hu val io = IO(new WbArbiterIO()(p, params)) 49bcf0356aSXuan Hu 5083ba63b3SXuan Hu private val inGroup: Map[Int, Seq[DecoupledIO[WriteBackBundle]]] = io.inGroup 51730cfbc0SXuan Hu 5247af51e7Ssinsanction private val arbiters: Seq[Option[RealWBArbiter[WriteBackBundle]]] = Seq.tabulate(params.numOut) { x => { 53730cfbc0SXuan Hu if (inGroup.contains(x)) { 5447af51e7Ssinsanction Some(Module(new RealWBArbiter(new WriteBackBundle(inGroup.values.head.head.bits.params, backendParams), inGroup(x).length))) 55730cfbc0SXuan Hu } else { 56730cfbc0SXuan Hu None 57730cfbc0SXuan Hu } 58730cfbc0SXuan Hu }} 59730cfbc0SXuan Hu 60730cfbc0SXuan Hu arbiters.zipWithIndex.foreach { case (arb, i) => 61730cfbc0SXuan Hu if (arb.nonEmpty) { 62730cfbc0SXuan Hu arb.get.io.in.zip(inGroup(i)).foreach { case (arbIn, wbIn) => 63730cfbc0SXuan Hu arbIn <> wbIn 64730cfbc0SXuan Hu } 65730cfbc0SXuan Hu } 66730cfbc0SXuan Hu } 67730cfbc0SXuan Hu 68730cfbc0SXuan Hu io.out.zip(arbiters).foreach { case (wbOut, arb) => 69730cfbc0SXuan Hu if (arb.nonEmpty) { 70730cfbc0SXuan Hu val arbOut = arb.get.io.out 71730cfbc0SXuan Hu arbOut.ready := true.B 72730cfbc0SXuan Hu wbOut.valid := arbOut.valid 73730cfbc0SXuan Hu wbOut.bits := arbOut.bits 74730cfbc0SXuan Hu } else { 75730cfbc0SXuan Hu wbOut := 0.U.asTypeOf(wbOut) 76730cfbc0SXuan Hu } 77730cfbc0SXuan Hu } 78730cfbc0SXuan Hu 79730cfbc0SXuan Hu def getInOutMap: Map[Int, Int] = { 80730cfbc0SXuan Hu (params.wbCfgs.indices zip params.wbCfgs.map(_.port)).toMap 81730cfbc0SXuan Hu } 82730cfbc0SXuan Hu} 83730cfbc0SXuan Hu 84730cfbc0SXuan Huclass WbDataPathIO()(implicit p: Parameters, params: BackendParams) extends XSBundle { 85730cfbc0SXuan Hu val flush = Flipped(ValidIO(new Redirect())) 86730cfbc0SXuan Hu 87730cfbc0SXuan Hu val fromTop = new Bundle { 88730cfbc0SXuan Hu val hartId = Input(UInt(8.W)) 89730cfbc0SXuan Hu } 90730cfbc0SXuan Hu 91730cfbc0SXuan Hu val fromIntExu: MixedVec[MixedVec[DecoupledIO[ExuOutput]]] = Flipped(params.intSchdParams.get.genExuOutputDecoupledBundle) 92730cfbc0SXuan Hu 9360f0c5aeSxiaofeibao val fromFpExu: MixedVec[MixedVec[DecoupledIO[ExuOutput]]] = Flipped(params.fpSchdParams.get.genExuOutputDecoupledBundle) 9460f0c5aeSxiaofeibao 95730cfbc0SXuan Hu val fromVfExu: MixedVec[MixedVec[DecoupledIO[ExuOutput]]] = Flipped(params.vfSchdParams.get.genExuOutputDecoupledBundle) 96730cfbc0SXuan Hu 97730cfbc0SXuan Hu val fromMemExu: MixedVec[MixedVec[DecoupledIO[ExuOutput]]] = Flipped(params.memSchdParams.get.genExuOutputDecoupledBundle) 98730cfbc0SXuan Hu 9939c59369SXuan Hu val toIntPreg = Flipped(MixedVec(Vec(params.numPregWb(IntData()), 100730cfbc0SXuan Hu new RfWritePortWithConfig(params.intPregParams.dataCfg, params.intPregParams.addrWidth)))) 101730cfbc0SXuan Hu 10260f0c5aeSxiaofeibao val toFpPreg = Flipped(MixedVec(Vec(params.numPregWb(FpData()), 10360f0c5aeSxiaofeibao new RfWritePortWithConfig(params.fpPregParams.dataCfg, params.fpPregParams.addrWidth)))) 10460f0c5aeSxiaofeibao 10539c59369SXuan Hu val toVfPreg = Flipped(MixedVec(Vec(params.numPregWb(VecData()), 106730cfbc0SXuan Hu new RfWritePortWithConfig(params.vfPregParams.dataCfg, params.vfPregParams.addrWidth)))) 107730cfbc0SXuan Hu 10845d40ce7Ssinsanction val toV0Preg = Flipped(MixedVec(Vec(params.numPregWb(V0Data()), 10945d40ce7Ssinsanction new RfWritePortWithConfig(params.v0PregParams.dataCfg, params.v0PregParams.addrWidth)))) 11045d40ce7Ssinsanction 11145d40ce7Ssinsanction val toVlPreg = Flipped(MixedVec(Vec(params.numPregWb(VlData()), 11245d40ce7Ssinsanction new RfWritePortWithConfig(params.vlPregParams.dataCfg, params.vlPregParams.addrWidth)))) 11345d40ce7Ssinsanction 114730cfbc0SXuan Hu val toCtrlBlock = new Bundle { 115730cfbc0SXuan Hu val writeback: MixedVec[ValidIO[ExuOutput]] = params.genWrite2CtrlBundles 116730cfbc0SXuan Hu } 117730cfbc0SXuan Hu} 118730cfbc0SXuan Hu 119730cfbc0SXuan Huclass WbDataPath(params: BackendParams)(implicit p: Parameters) extends XSModule { 120730cfbc0SXuan Hu val io = IO(new WbDataPathIO()(p, params)) 121730cfbc0SXuan Hu 122e703da02SzhanglyGit // split 123a4d1b2d1Sgood-circle val fromExuPre = collection.mutable.Seq() ++ (io.fromIntExu ++ io.fromFpExu ++ io.fromVfExu ++ io.fromMemExu).flatten 1241f3d1b4dSXuan Hu val fromExuVld: Seq[DecoupledIO[ExuOutput]] = fromExuPre.filter(_.bits.params.hasVLoadFu).toSeq 125b7c799beSzhanglyGit val vldMgu: Seq[VldMergeUnit] = fromExuVld.map(x => Module(new VldMergeUnit(x.bits.params))) 126b7c799beSzhanglyGit vldMgu.zip(fromExuVld).foreach{ case (mgu, exu) => 127b7c799beSzhanglyGit mgu.io.flush := io.flush 128b7c799beSzhanglyGit mgu.io.writeback <> exu 129b7c799beSzhanglyGit } 130b7c799beSzhanglyGit val wbReplaceVld = fromExuPre 131b7c799beSzhanglyGit val vldIdx: Seq[Int] = vldMgu.map(x => fromExuPre.indexWhere(_.bits.params == x.params)) 132b7c799beSzhanglyGit println("vldIdx: " + vldIdx) 133b7c799beSzhanglyGit vldIdx.zip(vldMgu).foreach{ case (id, wb) => 134b7c799beSzhanglyGit wbReplaceVld.update(id, wb.io.writebackAfterMerge) 135b7c799beSzhanglyGit } 136b7c799beSzhanglyGit val fromExu = Wire(chiselTypeOf(MixedVecInit(wbReplaceVld.toSeq))) 13746908ecfSXuan Hu 13846908ecfSXuan Hu // io.fromExuPre ------------------------------------------------------------> fromExu 13946908ecfSXuan Hu // \ / 14046908ecfSXuan Hu // -> vldMgu.io.writeback -> vldMgu.io.writebackAfterMerge / 1416d11c058Ssinsanction (fromExu zip wbReplaceVld).foreach { case (sink, source) => 1426d11c058Ssinsanction sink.valid := source.valid 1436d11c058Ssinsanction sink.bits := source.bits 1446d11c058Ssinsanction source.ready := sink.ready 1456d11c058Ssinsanction } 14646908ecfSXuan Hu 1476d11c058Ssinsanction // fromExu -> ArbiterInput 148c1e19666Sxiaofeibao-xjtu val intArbiterInputsWire = Wire(chiselTypeOf(fromExu)) 1496d11c058Ssinsanction val intArbiterInputsWireY = intArbiterInputsWire.filter(_.bits.params.writeIntRf) 1506d11c058Ssinsanction val intArbiterInputsWireN = intArbiterInputsWire.filterNot(_.bits.params.writeIntRf) 1516d11c058Ssinsanction 15260f0c5aeSxiaofeibao val fpArbiterInputsWire = Wire(chiselTypeOf(fromExu)) 15360f0c5aeSxiaofeibao val fpArbiterInputsWireY = fpArbiterInputsWire.filter(_.bits.params.writeFpRf) 15460f0c5aeSxiaofeibao val fpArbiterInputsWireN = fpArbiterInputsWire.filterNot(_.bits.params.writeFpRf) 15560f0c5aeSxiaofeibao 1566d11c058Ssinsanction val vfArbiterInputsWire = Wire(chiselTypeOf(fromExu)) 1576d11c058Ssinsanction val vfArbiterInputsWireY = vfArbiterInputsWire.filter(_.bits.params.writeVfRf) 1586d11c058Ssinsanction val vfArbiterInputsWireN = vfArbiterInputsWire.filterNot(_.bits.params.writeVfRf) 159b08b7dc3Sfdy 16045d40ce7Ssinsanction val v0ArbiterInputsWire = Wire(chiselTypeOf(fromExu)) 16145d40ce7Ssinsanction val v0ArbiterInputsWireY = v0ArbiterInputsWire.filter(_.bits.params.writeV0Rf) 16245d40ce7Ssinsanction val v0ArbiterInputsWireN = v0ArbiterInputsWire.filterNot(_.bits.params.writeV0Rf) 16345d40ce7Ssinsanction 16445d40ce7Ssinsanction val vlArbiterInputsWire = Wire(chiselTypeOf(fromExu)) 16545d40ce7Ssinsanction val vlArbiterInputsWireY = vlArbiterInputsWire.filter(_.bits.params.writeVlRf) 16645d40ce7Ssinsanction val vlArbiterInputsWireN = vlArbiterInputsWire.filterNot(_.bits.params.writeVlRf) 16745d40ce7Ssinsanction 168c1e19666Sxiaofeibao-xjtu def acceptCond(exuOutput: ExuOutput): (Seq[Bool], Bool) = { 16945d40ce7Ssinsanction val intWen = exuOutput.intWen.getOrElse(false.B) 17045d40ce7Ssinsanction val fpwen = exuOutput.fpWen.getOrElse(false.B) 17145d40ce7Ssinsanction val vecWen = exuOutput.vecWen.getOrElse(false.B) 17245d40ce7Ssinsanction val v0Wen = exuOutput.v0Wen.getOrElse(false.B) 17345d40ce7Ssinsanction val vlWen = exuOutput.vlWen.getOrElse(false.B) 17445d40ce7Ssinsanction (Seq(intWen, fpwen, vecWen, v0Wen, vlWen), !intWen && !fpwen && !vecWen && !v0Wen && !vlWen) 175b08b7dc3Sfdy } 176b08b7dc3Sfdy 17745d40ce7Ssinsanction intArbiterInputsWire.zip(fpArbiterInputsWire).zip(vfArbiterInputsWire).zip(v0ArbiterInputsWire).zip(vlArbiterInputsWire).zip(fromExu).foreach { 17845d40ce7Ssinsanction case (((((intArbiterInput, fpArbiterInput), vfArbiterInput), v0ArbiterInput), vlArbiterInput), exuOut) => 1796d11c058Ssinsanction val writeCond = acceptCond(exuOut.bits) 1802e49ee76Ssinsanction val intWrite = Wire(Bool()) 18160f0c5aeSxiaofeibao val fpWrite = Wire(Bool()) 1822e49ee76Ssinsanction val vfWrite = Wire(Bool()) 18345d40ce7Ssinsanction val v0Write = Wire(Bool()) 18445d40ce7Ssinsanction val vlWrite = Wire(Bool()) 1852e49ee76Ssinsanction val notWrite = Wire(Bool()) 1862e49ee76Ssinsanction 1872e49ee76Ssinsanction intWrite := exuOut.valid && writeCond._1(0) 18860f0c5aeSxiaofeibao fpWrite := exuOut.valid && writeCond._1(1) 18960f0c5aeSxiaofeibao vfWrite := exuOut.valid && writeCond._1(2) 19045d40ce7Ssinsanction v0Write := exuOut.valid && writeCond._1(3) 19145d40ce7Ssinsanction vlWrite := exuOut.valid && writeCond._1(4) 1922e49ee76Ssinsanction notWrite := writeCond._2 1936d11c058Ssinsanction 1946d11c058Ssinsanction intArbiterInput.valid := intWrite 1956d11c058Ssinsanction intArbiterInput.bits := exuOut.bits 19660f0c5aeSxiaofeibao fpArbiterInput.valid := fpWrite 19760f0c5aeSxiaofeibao fpArbiterInput.bits := exuOut.bits 1986d11c058Ssinsanction vfArbiterInput.valid := vfWrite 1996d11c058Ssinsanction vfArbiterInput.bits := exuOut.bits 20045d40ce7Ssinsanction v0ArbiterInput.valid := v0Write 20145d40ce7Ssinsanction v0ArbiterInput.bits := exuOut.bits 20245d40ce7Ssinsanction vlArbiterInput.valid := vlWrite 20345d40ce7Ssinsanction vlArbiterInput.bits := exuOut.bits 2046d11c058Ssinsanction 2052e49ee76Ssinsanction if (exuOut.bits.params.writeIntRf && exuOut.bits.params.isVfExeUnit) { 2062e49ee76Ssinsanction intWrite := RegNext(exuOut.valid && writeCond._1(0)) 2072e49ee76Ssinsanction intArbiterInput.bits := RegEnable(exuOut.bits, exuOut.valid) 2082e49ee76Ssinsanction } 2092e49ee76Ssinsanction 2106d11c058Ssinsanction println(s"[WbDataPath] exu: ${exuOut.bits.params.exuIdx}, uncertain: ${exuOut.bits.params.hasUncertainLatency}, certain: ${exuOut.bits.params.latencyCertain}") 2116d11c058Ssinsanction 2126d11c058Ssinsanction // only EXUs with uncertain latency need result of arbiter 2136d11c058Ssinsanction // the result data can be maintained until getting success in arbiter 2146d11c058Ssinsanction if (exuOut.bits.params.hasUncertainLatency) { 21545d40ce7Ssinsanction exuOut.ready := intArbiterInput.ready && intWrite || fpArbiterInput.ready && fpWrite || vfArbiterInput.ready && vfWrite || v0ArbiterInput.ready && v0Write || vlArbiterInput.ready && vlWrite || notWrite 2166d11c058Ssinsanction } else { 2176d11c058Ssinsanction exuOut.ready := true.B 2186d11c058Ssinsanction 2196d11c058Ssinsanction // for EXUs with certain latency, if the request fails in arbiter, the result data will be permanently lost 2206d11c058Ssinsanction when (intWrite) { 2216d11c058Ssinsanction assert(intArbiterInput.ready, s"exu ${exuOut.bits.params.exuIdx} failed to write int regfile\n") 2226d11c058Ssinsanction } 22360f0c5aeSxiaofeibao when(fpWrite) { 22460f0c5aeSxiaofeibao assert(fpArbiterInput.ready, s"exu ${exuOut.bits.params.exuIdx} failed to write fp regfile\n") 22560f0c5aeSxiaofeibao } 2266d11c058Ssinsanction when (vfWrite) { 2276d11c058Ssinsanction assert(vfArbiterInput.ready, s"exu ${exuOut.bits.params.exuIdx} failed to write vf regfile\n") 2286d11c058Ssinsanction } 22945d40ce7Ssinsanction when (v0Write) { 23045d40ce7Ssinsanction assert(v0ArbiterInput.ready, s"exu ${exuOut.bits.params.exuIdx} failed to write v0 regfile\n") 23145d40ce7Ssinsanction } 23245d40ce7Ssinsanction when (vlWrite) { 23345d40ce7Ssinsanction assert(vlArbiterInput.ready, s"exu ${exuOut.bits.params.exuIdx} failed to write vl regfile\n") 23445d40ce7Ssinsanction } 2356d11c058Ssinsanction } 2366d11c058Ssinsanction // the ports not writting back pregs are always ready 2376d11c058Ssinsanction // the ports set highest priority are always ready 2386d11c058Ssinsanction if (exuOut.bits.params.hasNoDataWB || exuOut.bits.params.isHighestWBPriority) { 2396d11c058Ssinsanction exuOut.ready := true.B 240b08b7dc3Sfdy } 241b08b7dc3Sfdy } 242b08b7dc3Sfdy intArbiterInputsWireN.foreach(_.ready := false.B) 24360f0c5aeSxiaofeibao fpArbiterInputsWireN.foreach(_.ready := false.B) 244b08b7dc3Sfdy vfArbiterInputsWireN.foreach(_.ready := false.B) 24545d40ce7Ssinsanction v0ArbiterInputsWireN.foreach(_.ready := false.B) 24645d40ce7Ssinsanction vlArbiterInputsWireN.foreach(_.ready := false.B) 247b08b7dc3Sfdy 248730cfbc0SXuan Hu println(s"[WbDataPath] write int preg: " + 249730cfbc0SXuan Hu s"IntExu(${io.fromIntExu.flatten.count(_.bits.params.writeIntRf)}) " + 25060f0c5aeSxiaofeibao s"FpExu(${io.fromFpExu.flatten.count(_.bits.params.writeIntRf)}) " + 251730cfbc0SXuan Hu s"VfExu(${io.fromVfExu.flatten.count(_.bits.params.writeIntRf)}) " + 252730cfbc0SXuan Hu s"MemExu(${io.fromMemExu.flatten.count(_.bits.params.writeIntRf)})" 253730cfbc0SXuan Hu ) 25460f0c5aeSxiaofeibao println(s"[WbDataPath] write fp preg: " + 25560f0c5aeSxiaofeibao s"IntExu(${io.fromIntExu.flatten.count(_.bits.params.writeFpRf)}) " + 25660f0c5aeSxiaofeibao s"FpExu(${io.fromFpExu.flatten.count(_.bits.params.writeFpRf)}) " + 25760f0c5aeSxiaofeibao s"VfExu(${io.fromVfExu.flatten.count(_.bits.params.writeFpRf)}) " + 25860f0c5aeSxiaofeibao s"MemExu(${io.fromMemExu.flatten.count(_.bits.params.writeFpRf)})" 25960f0c5aeSxiaofeibao ) 260730cfbc0SXuan Hu println(s"[WbDataPath] write vf preg: " + 261730cfbc0SXuan Hu s"IntExu(${io.fromIntExu.flatten.count(_.bits.params.writeVfRf)}) " + 26260f0c5aeSxiaofeibao s"FpExu(${io.fromFpExu.flatten.count(_.bits.params.writeVfRf)}) " + 263730cfbc0SXuan Hu s"VfExu(${io.fromVfExu.flatten.count(_.bits.params.writeVfRf)}) " + 264730cfbc0SXuan Hu s"MemExu(${io.fromMemExu.flatten.count(_.bits.params.writeVfRf)})" 265730cfbc0SXuan Hu ) 26645d40ce7Ssinsanction println(s"[WbDataPath] write v0 preg: " + 26745d40ce7Ssinsanction s"IntExu(${io.fromIntExu.flatten.count(_.bits.params.writeV0Rf)}) " + 26845d40ce7Ssinsanction s"FpExu(${io.fromFpExu.flatten.count(_.bits.params.writeV0Rf)}) " + 26945d40ce7Ssinsanction s"VfExu(${io.fromVfExu.flatten.count(_.bits.params.writeV0Rf)}) " + 27045d40ce7Ssinsanction s"MemExu(${io.fromMemExu.flatten.count(_.bits.params.writeV0Rf)})" 27145d40ce7Ssinsanction ) 27245d40ce7Ssinsanction println(s"[WbDataPath] write vl preg: " + 27345d40ce7Ssinsanction s"IntExu(${io.fromIntExu.flatten.count(_.bits.params.writeVlRf)}) " + 27445d40ce7Ssinsanction s"FpExu(${io.fromFpExu.flatten.count(_.bits.params.writeVlRf)}) " + 27545d40ce7Ssinsanction s"VfExu(${io.fromVfExu.flatten.count(_.bits.params.writeVlRf)}) " + 27645d40ce7Ssinsanction s"MemExu(${io.fromMemExu.flatten.count(_.bits.params.writeVlRf)})" 27745d40ce7Ssinsanction ) 278730cfbc0SXuan Hu 2796d11c058Ssinsanction // wb arbiter 28045d40ce7Ssinsanction private val intWbArbiter = Module(new RealWBCollideChecker(params.getIntWbArbiterParams)) 28145d40ce7Ssinsanction private val fpWbArbiter = Module(new RealWBCollideChecker(params.getFpWbArbiterParams)) 28245d40ce7Ssinsanction private val vfWbArbiter = Module(new RealWBCollideChecker(params.getVfWbArbiterParams)) 28345d40ce7Ssinsanction private val v0WbArbiter = Module(new RealWBCollideChecker(params.getV0WbArbiterParams)) 28445d40ce7Ssinsanction private val vlWbArbiter = Module(new RealWBCollideChecker(params.getVlWbArbiterParams)) 285730cfbc0SXuan Hu println(s"[WbDataPath] int preg write back port num: ${intWbArbiter.io.out.size}, active port: ${intWbArbiter.io.inGroup.keys.toSeq.sorted}") 28660f0c5aeSxiaofeibao println(s"[WbDataPath] fp preg write back port num: ${fpWbArbiter.io.out.size}, active port: ${fpWbArbiter.io.inGroup.keys.toSeq.sorted}") 287730cfbc0SXuan Hu println(s"[WbDataPath] vf preg write back port num: ${vfWbArbiter.io.out.size}, active port: ${vfWbArbiter.io.inGroup.keys.toSeq.sorted}") 28845d40ce7Ssinsanction println(s"[WbDataPath] v0 preg write back port num: ${v0WbArbiter.io.out.size}, active port: ${v0WbArbiter.io.inGroup.keys.toSeq.sorted}") 28945d40ce7Ssinsanction println(s"[WbDataPath] vl preg write back port num: ${vlWbArbiter.io.out.size}, active port: ${vlWbArbiter.io.inGroup.keys.toSeq.sorted}") 290730cfbc0SXuan Hu 291730cfbc0SXuan Hu // module assign 292730cfbc0SXuan Hu intWbArbiter.io.flush <> io.flush 29360f0c5aeSxiaofeibao require(intWbArbiter.io.in.size == intArbiterInputsWireY.size, s"intWbArbiter input size: ${intWbArbiter.io.in.size}, all int wb size: ${intArbiterInputsWireY.size}") 294b08b7dc3Sfdy intWbArbiter.io.in.zip(intArbiterInputsWireY).foreach { case (arbiterIn, in) => 2955c5405a5SXuan Hu arbiterIn.valid := in.valid && in.bits.intWen.get 296730cfbc0SXuan Hu in.ready := arbiterIn.ready 297*618b89e6Slewislzh arbiterIn.bits.fromExuOutput(in.bits, "int") 298730cfbc0SXuan Hu } 299730cfbc0SXuan Hu private val intWbArbiterOut = intWbArbiter.io.out 300730cfbc0SXuan Hu 30160f0c5aeSxiaofeibao fpWbArbiter.io.flush <> io.flush 30260f0c5aeSxiaofeibao require(fpWbArbiter.io.in.size == fpArbiterInputsWireY.size, s"fpWbArbiter input size: ${fpWbArbiter.io.in.size}, all fp wb size: ${fpArbiterInputsWireY.size}") 30360f0c5aeSxiaofeibao fpWbArbiter.io.in.zip(fpArbiterInputsWireY).foreach { case (arbiterIn, in) => 30460f0c5aeSxiaofeibao arbiterIn.valid := in.valid && (in.bits.fpWen.getOrElse(false.B)) 30560f0c5aeSxiaofeibao in.ready := arbiterIn.ready 306*618b89e6Slewislzh arbiterIn.bits.fromExuOutput(in.bits, "fp") 30760f0c5aeSxiaofeibao } 30860f0c5aeSxiaofeibao private val fpWbArbiterOut = fpWbArbiter.io.out 30960f0c5aeSxiaofeibao 310730cfbc0SXuan Hu vfWbArbiter.io.flush <> io.flush 311b08b7dc3Sfdy require(vfWbArbiter.io.in.size == vfArbiterInputsWireY.size, s"vfWbArbiter input size: ${vfWbArbiter.io.in.size}, all vf wb size: ${vfArbiterInputsWireY.size}") 312b08b7dc3Sfdy vfWbArbiter.io.in.zip(vfArbiterInputsWireY).foreach { case (arbiterIn, in) => 31360f0c5aeSxiaofeibao arbiterIn.valid := in.valid && (in.bits.vecWen.getOrElse(false.B)) 314730cfbc0SXuan Hu in.ready := arbiterIn.ready 315*618b89e6Slewislzh arbiterIn.bits.fromExuOutput(in.bits, "vf") 316730cfbc0SXuan Hu } 317730cfbc0SXuan Hu private val vfWbArbiterOut = vfWbArbiter.io.out 318730cfbc0SXuan Hu 31945d40ce7Ssinsanction v0WbArbiter.io.flush <> io.flush 32045d40ce7Ssinsanction require(v0WbArbiter.io.in.size == v0ArbiterInputsWireY.size, s"v0WbArbiter input size: ${v0WbArbiter.io.in.size}, all v0 wb size: ${v0ArbiterInputsWireY.size}") 32145d40ce7Ssinsanction v0WbArbiter.io.in.zip(v0ArbiterInputsWireY).foreach { case (arbiterIn, in) => 32245d40ce7Ssinsanction arbiterIn.valid := in.valid && (in.bits.v0Wen.getOrElse(false.B)) 32345d40ce7Ssinsanction in.ready := arbiterIn.ready 324*618b89e6Slewislzh arbiterIn.bits.fromExuOutput(in.bits, "v0") 32545d40ce7Ssinsanction } 32645d40ce7Ssinsanction private val v0WbArbiterOut = v0WbArbiter.io.out 32745d40ce7Ssinsanction 32845d40ce7Ssinsanction vlWbArbiter.io.flush <> io.flush 32945d40ce7Ssinsanction require(vlWbArbiter.io.in.size == vlArbiterInputsWireY.size, s"vlWbArbiter input size: ${vlWbArbiter.io.in.size}, all vl wb size: ${vlArbiterInputsWireY.size}") 33045d40ce7Ssinsanction vlWbArbiter.io.in.zip(vlArbiterInputsWireY).foreach { case (arbiterIn, in) => 33145d40ce7Ssinsanction arbiterIn.valid := in.valid && (in.bits.vlWen.getOrElse(false.B)) 33245d40ce7Ssinsanction in.ready := arbiterIn.ready 333*618b89e6Slewislzh arbiterIn.bits.fromExuOutput(in.bits, "vl") 33445d40ce7Ssinsanction } 33545d40ce7Ssinsanction private val vlWbArbiterOut = vlWbArbiter.io.out 33645d40ce7Ssinsanction 3376d11c058Ssinsanction // WB -> CtrlBlock 33883ba63b3SXuan Hu private val intExuInputs = io.fromIntExu.flatten.toSeq 33983ba63b3SXuan Hu private val intExuWBs = WireInit(MixedVecInit(intExuInputs)) 34060f0c5aeSxiaofeibao private val fpExuInputs = io.fromFpExu.flatten.toSeq 34160f0c5aeSxiaofeibao private val fpExuWBs = WireInit(MixedVecInit(fpExuInputs)) 34283ba63b3SXuan Hu private val vfExuInputs = io.fromVfExu.flatten.toSeq 34383ba63b3SXuan Hu private val vfExuWBs = WireInit(MixedVecInit(vfExuInputs)) 34483ba63b3SXuan Hu private val memExuInputs = io.fromMemExu.flatten.toSeq 34583ba63b3SXuan Hu private val memExuWBs = WireInit(MixedVecInit(memExuInputs)) 346730cfbc0SXuan Hu 347730cfbc0SXuan Hu // only fired port can write back to ctrl block 348730cfbc0SXuan Hu (intExuWBs zip intExuInputs).foreach { case (wb, input) => wb.valid := input.fire } 34960f0c5aeSxiaofeibao (fpExuWBs zip fpExuInputs).foreach { case (wb, input) => wb.valid := input.fire } 350730cfbc0SXuan Hu (vfExuWBs zip vfExuInputs).foreach { case (wb, input) => wb.valid := input.fire } 351730cfbc0SXuan Hu (memExuWBs zip memExuInputs).foreach { case (wb, input) => wb.valid := input.fire } 352730cfbc0SXuan Hu 353730cfbc0SXuan Hu // io assign 35483ba63b3SXuan Hu private val toIntPreg: MixedVec[RfWritePortWithConfig] = MixedVecInit(intWbArbiterOut.map(x => x.bits.asIntRfWriteBundle(x.fire)).toSeq) 35560f0c5aeSxiaofeibao private val toFpPreg: MixedVec[RfWritePortWithConfig] = MixedVecInit(fpWbArbiterOut.map(x => x.bits.asFpRfWriteBundle(x.fire)).toSeq) 35683ba63b3SXuan Hu private val toVfPreg: MixedVec[RfWritePortWithConfig] = MixedVecInit(vfWbArbiterOut.map(x => x.bits.asVfRfWriteBundle(x.fire)).toSeq) 35745d40ce7Ssinsanction private val toV0Preg: MixedVec[RfWritePortWithConfig] = MixedVecInit(v0WbArbiterOut.map(x => x.bits.asV0RfWriteBundle(x.fire)).toSeq) 35845d40ce7Ssinsanction private val toVlPreg: MixedVec[RfWritePortWithConfig] = MixedVecInit(vlWbArbiterOut.map(x => x.bits.asVlRfWriteBundle(x.fire)).toSeq) 359730cfbc0SXuan Hu 36060f0c5aeSxiaofeibao private val wb2Ctrl = intExuWBs ++ fpExuWBs ++ vfExuWBs ++ memExuWBs 361730cfbc0SXuan Hu 362730cfbc0SXuan Hu io.toIntPreg := toIntPreg 36360f0c5aeSxiaofeibao io.toFpPreg := toFpPreg 364730cfbc0SXuan Hu io.toVfPreg := toVfPreg 36545d40ce7Ssinsanction io.toV0Preg := toV0Preg 36645d40ce7Ssinsanction io.toVlPreg := toVlPreg 367730cfbc0SXuan Hu io.toCtrlBlock.writeback.zip(wb2Ctrl).foreach { case (sink, source) => 368730cfbc0SXuan Hu sink.valid := source.valid 369730cfbc0SXuan Hu sink.bits := source.bits 370730cfbc0SXuan Hu source.ready := true.B 371730cfbc0SXuan Hu } 372730cfbc0SXuan Hu 3736d11c058Ssinsanction // debug 3746d11c058Ssinsanction if(backendParams.debugEn) { 3756d11c058Ssinsanction dontTouch(intArbiterInputsWire) 37660f0c5aeSxiaofeibao dontTouch(fpArbiterInputsWire) 3776d11c058Ssinsanction dontTouch(vfArbiterInputsWire) 37845d40ce7Ssinsanction dontTouch(v0ArbiterInputsWire) 37945d40ce7Ssinsanction dontTouch(vlArbiterInputsWire) 3806d11c058Ssinsanction } 3816d11c058Ssinsanction 3826d11c058Ssinsanction // difftest 383730cfbc0SXuan Hu if (env.EnableDifftest || env.AlwaysBasicDiff) { 384730cfbc0SXuan Hu intWbArbiterOut.foreach(out => { 385a66aed53SXuan Hu val difftest = DifftestModule(new DiffIntWriteback(IntPhyRegs)) 38683ba63b3SXuan Hu difftest.coreid := io.fromTop.hartId 38783ba63b3SXuan Hu difftest.valid := out.fire && out.bits.rfWen 38883ba63b3SXuan Hu difftest.address := out.bits.pdest 38983ba63b3SXuan Hu difftest.data := out.bits.data 390730cfbc0SXuan Hu }) 391730cfbc0SXuan Hu } 392730cfbc0SXuan Hu 393730cfbc0SXuan Hu if (env.EnableDifftest || env.AlwaysBasicDiff) { 39460f0c5aeSxiaofeibao fpWbArbiterOut.foreach(out => { 39560f0c5aeSxiaofeibao val difftest = DifftestModule(new DiffFpWriteback(FpPhyRegs)) 39683ba63b3SXuan Hu difftest.coreid := io.fromTop.hartId 39783ba63b3SXuan Hu difftest.valid := out.fire // all fp instr will write fp rf 39883ba63b3SXuan Hu difftest.address := out.bits.pdest 39983ba63b3SXuan Hu difftest.data := out.bits.data 400730cfbc0SXuan Hu }) 401730cfbc0SXuan Hu } 402730cfbc0SXuan Hu 40360f0c5aeSxiaofeibao if (env.EnableDifftest || env.AlwaysBasicDiff) { 40460f0c5aeSxiaofeibao vfWbArbiterOut.foreach(out => { 40560f0c5aeSxiaofeibao val difftest = DifftestModule(new DiffVecWriteback(VfPhyRegs)) 40660f0c5aeSxiaofeibao difftest.coreid := io.fromTop.hartId 40760f0c5aeSxiaofeibao difftest.valid := out.fire 40860f0c5aeSxiaofeibao difftest.address := out.bits.pdest 40960f0c5aeSxiaofeibao difftest.data := out.bits.data 41060f0c5aeSxiaofeibao }) 41160f0c5aeSxiaofeibao } 412730cfbc0SXuan Hu} 413730cfbc0SXuan Hu 414730cfbc0SXuan Hu 415730cfbc0SXuan Hu 416730cfbc0SXuan Hu 417