1730cfbc0SXuan Hupackage xiangshan.backend.datapath 2730cfbc0SXuan Hu 383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 4730cfbc0SXuan Huimport chisel3._ 5730cfbc0SXuan Huimport chisel3.util._ 683ba63b3SXuan Huimport difftest.{DiffFpWriteback, DiffIntWriteback, DifftestModule} 7b08b7dc3Sfdyimport utils.XSError 8730cfbc0SXuan Huimport xiangshan.backend.BackendParams 9730cfbc0SXuan Huimport xiangshan.backend.Bundles.{ExuOutput, WriteBackBundle} 1039c59369SXuan Huimport xiangshan.backend.datapath.DataConfig.{IntData, VecData} 11730cfbc0SXuan Huimport xiangshan.backend.regfile.RfWritePortWithConfig 12730cfbc0SXuan Huimport xiangshan.{Redirect, XSBundle, XSModule} 13730cfbc0SXuan Hu 14b08b7dc3Sfdyclass WbArbiterDispatcherIO[T <: Data](private val gen: T, n: Int) extends Bundle { 15b08b7dc3Sfdy val in = Flipped(DecoupledIO(gen)) 16b08b7dc3Sfdy 17b08b7dc3Sfdy val out = Vec(n, DecoupledIO(gen)) 18b08b7dc3Sfdy} 19b08b7dc3Sfdy 20c1e19666Sxiaofeibao-xjtuclass WbArbiterDispatcher[T <: Data](private val gen: T, n: Int, acceptCond: T => (Seq[Bool], Bool)) 21b08b7dc3Sfdy (implicit p: Parameters) 22b08b7dc3Sfdy extends Module { 23b08b7dc3Sfdy 24b08b7dc3Sfdy val io = IO(new WbArbiterDispatcherIO(gen, n)) 25b08b7dc3Sfdy 26c1e19666Sxiaofeibao-xjtu private val acceptVec: Vec[Bool] = VecInit(acceptCond(io.in.bits)._1) 27b08b7dc3Sfdy 2839c59369SXuan Hu XSError(io.in.valid && PopCount(acceptVec) > 1.U, s"[ExeUnit] accept vec should no more than 1, ${Binary(acceptVec.asUInt)} ") 29b08b7dc3Sfdy 30b08b7dc3Sfdy io.out.zipWithIndex.foreach { case (out, i) => 31b08b7dc3Sfdy out.valid := acceptVec(i) && io.in.valid 32b08b7dc3Sfdy out.bits := io.in.bits 33b08b7dc3Sfdy } 34b08b7dc3Sfdy 35c1e19666Sxiaofeibao-xjtu io.in.ready := Cat(io.out.zip(acceptVec).map{ case(out, canAccept) => out.ready && canAccept}).orR || acceptCond(io.in.bits)._2 36b08b7dc3Sfdy} 37b08b7dc3Sfdy 38730cfbc0SXuan Huclass WbArbiterIO()(implicit p: Parameters, params: WbArbiterParams) extends XSBundle { 39730cfbc0SXuan Hu val flush = Flipped(ValidIO(new Redirect)) 40730cfbc0SXuan Hu val in: MixedVec[DecoupledIO[WriteBackBundle]] = Flipped(params.genInput) 41730cfbc0SXuan Hu val out: MixedVec[ValidIO[WriteBackBundle]] = params.genOutput 42730cfbc0SXuan Hu 4383ba63b3SXuan Hu def inGroup: Map[Int, Seq[DecoupledIO[WriteBackBundle]]] = in.groupBy(_.bits.params.port).map(x => (x._1, x._2.sortBy(_.bits.params.priority).toSeq)) 44730cfbc0SXuan Hu} 45730cfbc0SXuan Hu 46730cfbc0SXuan Huclass WbArbiter(params: WbArbiterParams)(implicit p: Parameters) extends XSModule { 47730cfbc0SXuan Hu val io = IO(new WbArbiterIO()(p, params)) 48bcf0356aSXuan Hu 4983ba63b3SXuan Hu private val inGroup: Map[Int, Seq[DecoupledIO[WriteBackBundle]]] = io.inGroup 50730cfbc0SXuan Hu 5147af51e7Ssinsanction private val arbiters: Seq[Option[RealWBArbiter[WriteBackBundle]]] = Seq.tabulate(params.numOut) { x => { 52730cfbc0SXuan Hu if (inGroup.contains(x)) { 5347af51e7Ssinsanction Some(Module(new RealWBArbiter(new WriteBackBundle(inGroup.values.head.head.bits.params, backendParams), inGroup(x).length))) 54730cfbc0SXuan Hu } else { 55730cfbc0SXuan Hu None 56730cfbc0SXuan Hu } 57730cfbc0SXuan Hu }} 58730cfbc0SXuan Hu 59730cfbc0SXuan Hu arbiters.zipWithIndex.foreach { case (arb, i) => 60730cfbc0SXuan Hu if (arb.nonEmpty) { 61730cfbc0SXuan Hu arb.get.io.in.zip(inGroup(i)).foreach { case (arbIn, wbIn) => 62730cfbc0SXuan Hu arbIn <> wbIn 63730cfbc0SXuan Hu } 64730cfbc0SXuan Hu } 65730cfbc0SXuan Hu } 66730cfbc0SXuan Hu 67730cfbc0SXuan Hu io.out.zip(arbiters).foreach { case (wbOut, arb) => 68730cfbc0SXuan Hu if (arb.nonEmpty) { 69730cfbc0SXuan Hu val arbOut = arb.get.io.out 70730cfbc0SXuan Hu arbOut.ready := true.B 71730cfbc0SXuan Hu wbOut.valid := arbOut.valid 72730cfbc0SXuan Hu wbOut.bits := arbOut.bits 73730cfbc0SXuan Hu } else { 74730cfbc0SXuan Hu wbOut := 0.U.asTypeOf(wbOut) 75730cfbc0SXuan Hu } 76730cfbc0SXuan Hu } 77730cfbc0SXuan Hu 78730cfbc0SXuan Hu def getInOutMap: Map[Int, Int] = { 79730cfbc0SXuan Hu (params.wbCfgs.indices zip params.wbCfgs.map(_.port)).toMap 80730cfbc0SXuan Hu } 81730cfbc0SXuan Hu} 82730cfbc0SXuan Hu 83730cfbc0SXuan Huclass WbDataPathIO()(implicit p: Parameters, params: BackendParams) extends XSBundle { 84730cfbc0SXuan Hu val flush = Flipped(ValidIO(new Redirect())) 85730cfbc0SXuan Hu 86730cfbc0SXuan Hu val fromTop = new Bundle { 87730cfbc0SXuan Hu val hartId = Input(UInt(8.W)) 88730cfbc0SXuan Hu } 89730cfbc0SXuan Hu 90730cfbc0SXuan Hu val fromIntExu: MixedVec[MixedVec[DecoupledIO[ExuOutput]]] = Flipped(params.intSchdParams.get.genExuOutputDecoupledBundle) 91730cfbc0SXuan Hu 92730cfbc0SXuan Hu val fromVfExu: MixedVec[MixedVec[DecoupledIO[ExuOutput]]] = Flipped(params.vfSchdParams.get.genExuOutputDecoupledBundle) 93730cfbc0SXuan Hu 94730cfbc0SXuan Hu val fromMemExu: MixedVec[MixedVec[DecoupledIO[ExuOutput]]] = Flipped(params.memSchdParams.get.genExuOutputDecoupledBundle) 95730cfbc0SXuan Hu 9639c59369SXuan Hu val toIntPreg = Flipped(MixedVec(Vec(params.numPregWb(IntData()), 97730cfbc0SXuan Hu new RfWritePortWithConfig(params.intPregParams.dataCfg, params.intPregParams.addrWidth)))) 98730cfbc0SXuan Hu 9939c59369SXuan Hu val toVfPreg = Flipped(MixedVec(Vec(params.numPregWb(VecData()), 100730cfbc0SXuan Hu new RfWritePortWithConfig(params.vfPregParams.dataCfg, params.vfPregParams.addrWidth)))) 101730cfbc0SXuan Hu 102730cfbc0SXuan Hu val toCtrlBlock = new Bundle { 103730cfbc0SXuan Hu val writeback: MixedVec[ValidIO[ExuOutput]] = params.genWrite2CtrlBundles 104730cfbc0SXuan Hu } 105730cfbc0SXuan Hu} 106730cfbc0SXuan Hu 107730cfbc0SXuan Huclass WbDataPath(params: BackendParams)(implicit p: Parameters) extends XSModule { 108730cfbc0SXuan Hu val io = IO(new WbDataPathIO()(p, params)) 109730cfbc0SXuan Hu 110e703da02SzhanglyGit // split 111e703da02SzhanglyGit val fromExuPre = (io.fromIntExu ++ io.fromVfExu ++ io.fromMemExu).flatten 1121f3d1b4dSXuan Hu val fromExuVld: Seq[DecoupledIO[ExuOutput]] = fromExuPre.filter(_.bits.params.hasVLoadFu).toSeq 113e703da02SzhanglyGit require(fromExuVld.size == 1, "vldCnt should be 1") 114e703da02SzhanglyGit val vldMgu = Module(new VldMergeUnit(fromExuVld.head.bits.params)) 115e703da02SzhanglyGit vldMgu.io.flush := io.flush 116e703da02SzhanglyGit vldMgu.io.writeback <> fromExuVld.head 11746908ecfSXuan Hu val wbReplaceVld: Seq[DecoupledIO[ExuOutput]] = fromExuPre.updated(fromExuPre.indexWhere(_.bits.params.hasVLoadFu), vldMgu.io.writebackAfterMerge).toSeq 1186d11c058Ssinsanction val fromExu: MixedVec[DecoupledIO[ExuOutput]] = Wire(chiselTypeOf(MixedVecInit(wbReplaceVld))) 11946908ecfSXuan Hu 12046908ecfSXuan Hu // io.fromExuPre ------------------------------------------------------------> fromExu 12146908ecfSXuan Hu // \ / 12246908ecfSXuan Hu // -> vldMgu.io.writeback -> vldMgu.io.writebackAfterMerge / 1236d11c058Ssinsanction (fromExu zip wbReplaceVld).foreach { case (sink, source) => 1246d11c058Ssinsanction sink.valid := source.valid 1256d11c058Ssinsanction sink.bits := source.bits 1266d11c058Ssinsanction source.ready := sink.ready 1276d11c058Ssinsanction } 12846908ecfSXuan Hu 1296d11c058Ssinsanction // fromExu -> ArbiterInput 130c1e19666Sxiaofeibao-xjtu val intArbiterInputsWire = Wire(chiselTypeOf(fromExu)) 1316d11c058Ssinsanction val intArbiterInputsWireY = intArbiterInputsWire.filter(_.bits.params.writeIntRf) 1326d11c058Ssinsanction val intArbiterInputsWireN = intArbiterInputsWire.filterNot(_.bits.params.writeIntRf) 1336d11c058Ssinsanction 1346d11c058Ssinsanction val vfArbiterInputsWire = Wire(chiselTypeOf(fromExu)) 1356d11c058Ssinsanction val vfArbiterInputsWireY = vfArbiterInputsWire.filter(_.bits.params.writeVfRf) 1366d11c058Ssinsanction val vfArbiterInputsWireN = vfArbiterInputsWire.filterNot(_.bits.params.writeVfRf) 137b08b7dc3Sfdy 138c1e19666Sxiaofeibao-xjtu def acceptCond(exuOutput: ExuOutput): (Seq[Bool], Bool) = { 139b08b7dc3Sfdy val intWen = if(exuOutput.intWen.isDefined) exuOutput.intWen.get else false.B 140b08b7dc3Sfdy val fpwen = if(exuOutput.fpWen.isDefined) exuOutput.fpWen.get else false.B 141b08b7dc3Sfdy val vecWen = if(exuOutput.vecWen.isDefined) exuOutput.vecWen.get else false.B 142c1e19666Sxiaofeibao-xjtu (Seq(intWen, fpwen || vecWen), !intWen && !fpwen && !vecWen) 143b08b7dc3Sfdy } 144b08b7dc3Sfdy 1456d11c058Ssinsanction intArbiterInputsWire.zip(vfArbiterInputsWire).zip(fromExu).foreach { 1466d11c058Ssinsanction case ((intArbiterInput, vfArbiterInput), exuOut) => 1476d11c058Ssinsanction val writeCond = acceptCond(exuOut.bits) 148*2e49ee76Ssinsanction val intWrite = Wire(Bool()) 149*2e49ee76Ssinsanction val vfWrite = Wire(Bool()) 150*2e49ee76Ssinsanction val notWrite = Wire(Bool()) 151*2e49ee76Ssinsanction 152*2e49ee76Ssinsanction intWrite := exuOut.valid && writeCond._1(0) 153*2e49ee76Ssinsanction vfWrite := exuOut.valid && writeCond._1(1) 154*2e49ee76Ssinsanction notWrite := writeCond._2 1556d11c058Ssinsanction 1566d11c058Ssinsanction intArbiterInput.valid := intWrite 1576d11c058Ssinsanction intArbiterInput.bits := exuOut.bits 1586d11c058Ssinsanction vfArbiterInput.valid := vfWrite 1596d11c058Ssinsanction vfArbiterInput.bits := exuOut.bits 1606d11c058Ssinsanction 161*2e49ee76Ssinsanction if (exuOut.bits.params.writeIntRf && exuOut.bits.params.isVfExeUnit) { 162*2e49ee76Ssinsanction intWrite := RegNext(exuOut.valid && writeCond._1(0)) 163*2e49ee76Ssinsanction intArbiterInput.bits := RegEnable(exuOut.bits, exuOut.valid) 164*2e49ee76Ssinsanction } 165*2e49ee76Ssinsanction 1666d11c058Ssinsanction println(s"[WbDataPath] exu: ${exuOut.bits.params.exuIdx}, uncertain: ${exuOut.bits.params.hasUncertainLatency}, certain: ${exuOut.bits.params.latencyCertain}") 1676d11c058Ssinsanction 1686d11c058Ssinsanction // only EXUs with uncertain latency need result of arbiter 1696d11c058Ssinsanction // the result data can be maintained until getting success in arbiter 1706d11c058Ssinsanction if (exuOut.bits.params.hasUncertainLatency) { 1716d11c058Ssinsanction exuOut.ready := intArbiterInput.ready && intWrite || vfArbiterInput.ready && vfWrite || notWrite 1726d11c058Ssinsanction } else { 1736d11c058Ssinsanction exuOut.ready := true.B 1746d11c058Ssinsanction 1756d11c058Ssinsanction // for EXUs with certain latency, if the request fails in arbiter, the result data will be permanently lost 1766d11c058Ssinsanction when (intWrite) { 1776d11c058Ssinsanction assert(intArbiterInput.ready, s"exu ${exuOut.bits.params.exuIdx} failed to write int regfile\n") 1786d11c058Ssinsanction } 1796d11c058Ssinsanction when (vfWrite) { 1806d11c058Ssinsanction assert(vfArbiterInput.ready, s"exu ${exuOut.bits.params.exuIdx} failed to write vf regfile\n") 1816d11c058Ssinsanction } 1826d11c058Ssinsanction } 1836d11c058Ssinsanction // the ports not writting back pregs are always ready 1846d11c058Ssinsanction // the ports set highest priority are always ready 1856d11c058Ssinsanction if (exuOut.bits.params.hasNoDataWB || exuOut.bits.params.isHighestWBPriority) { 1866d11c058Ssinsanction exuOut.ready := true.B 187b08b7dc3Sfdy } 188b08b7dc3Sfdy } 189b08b7dc3Sfdy intArbiterInputsWireN.foreach(_.ready := false.B) 190b08b7dc3Sfdy vfArbiterInputsWireN.foreach(_.ready := false.B) 191b08b7dc3Sfdy 192730cfbc0SXuan Hu println(s"[WbDataPath] write int preg: " + 193730cfbc0SXuan Hu s"IntExu(${io.fromIntExu.flatten.count(_.bits.params.writeIntRf)}) " + 194730cfbc0SXuan Hu s"VfExu(${io.fromVfExu.flatten.count(_.bits.params.writeIntRf)}) " + 195730cfbc0SXuan Hu s"MemExu(${io.fromMemExu.flatten.count(_.bits.params.writeIntRf)})" 196730cfbc0SXuan Hu ) 197730cfbc0SXuan Hu println(s"[WbDataPath] write vf preg: " + 198730cfbc0SXuan Hu s"IntExu(${io.fromIntExu.flatten.count(_.bits.params.writeVfRf)}) " + 199730cfbc0SXuan Hu s"VfExu(${io.fromVfExu.flatten.count(_.bits.params.writeVfRf)}) " + 200730cfbc0SXuan Hu s"MemExu(${io.fromMemExu.flatten.count(_.bits.params.writeVfRf)})" 201730cfbc0SXuan Hu ) 202730cfbc0SXuan Hu 2036d11c058Ssinsanction // wb arbiter 204730cfbc0SXuan Hu private val intWbArbiter = Module(new WbArbiter(params.getIntWbArbiterParams)) 205730cfbc0SXuan Hu private val vfWbArbiter = Module(new WbArbiter(params.getVfWbArbiterParams)) 206730cfbc0SXuan Hu println(s"[WbDataPath] int preg write back port num: ${intWbArbiter.io.out.size}, active port: ${intWbArbiter.io.inGroup.keys.toSeq.sorted}") 207730cfbc0SXuan Hu println(s"[WbDataPath] vf preg write back port num: ${vfWbArbiter.io.out.size}, active port: ${vfWbArbiter.io.inGroup.keys.toSeq.sorted}") 208730cfbc0SXuan Hu 209730cfbc0SXuan Hu // module assign 210730cfbc0SXuan Hu intWbArbiter.io.flush <> io.flush 211b08b7dc3Sfdy require(intWbArbiter.io.in.size == intArbiterInputsWireY.size, s"intWbArbiter input size: ${intWbArbiter.io.in.size}, all vf wb size: ${intArbiterInputsWireY.size}") 212b08b7dc3Sfdy intWbArbiter.io.in.zip(intArbiterInputsWireY).foreach { case (arbiterIn, in) => 2135c5405a5SXuan Hu arbiterIn.valid := in.valid && in.bits.intWen.get 214730cfbc0SXuan Hu in.ready := arbiterIn.ready 215730cfbc0SXuan Hu arbiterIn.bits.fromExuOutput(in.bits) 216730cfbc0SXuan Hu } 217730cfbc0SXuan Hu private val intWbArbiterOut = intWbArbiter.io.out 218730cfbc0SXuan Hu 219730cfbc0SXuan Hu vfWbArbiter.io.flush <> io.flush 220b08b7dc3Sfdy require(vfWbArbiter.io.in.size == vfArbiterInputsWireY.size, s"vfWbArbiter input size: ${vfWbArbiter.io.in.size}, all vf wb size: ${vfArbiterInputsWireY.size}") 221b08b7dc3Sfdy vfWbArbiter.io.in.zip(vfArbiterInputsWireY).foreach { case (arbiterIn, in) => 2225c5405a5SXuan Hu arbiterIn.valid := in.valid && (in.bits.fpWen.getOrElse(false.B) || in.bits.vecWen.getOrElse(false.B)) 223730cfbc0SXuan Hu in.ready := arbiterIn.ready 224730cfbc0SXuan Hu arbiterIn.bits.fromExuOutput(in.bits) 225730cfbc0SXuan Hu } 226730cfbc0SXuan Hu private val vfWbArbiterOut = vfWbArbiter.io.out 227730cfbc0SXuan Hu 2286d11c058Ssinsanction // WB -> CtrlBlock 22983ba63b3SXuan Hu private val intExuInputs = io.fromIntExu.flatten.toSeq 23083ba63b3SXuan Hu private val intExuWBs = WireInit(MixedVecInit(intExuInputs)) 23183ba63b3SXuan Hu private val vfExuInputs = io.fromVfExu.flatten.toSeq 23283ba63b3SXuan Hu private val vfExuWBs = WireInit(MixedVecInit(vfExuInputs)) 23383ba63b3SXuan Hu private val memExuInputs = io.fromMemExu.flatten.toSeq 23483ba63b3SXuan Hu private val memExuWBs = WireInit(MixedVecInit(memExuInputs)) 235730cfbc0SXuan Hu 236730cfbc0SXuan Hu // only fired port can write back to ctrl block 237730cfbc0SXuan Hu (intExuWBs zip intExuInputs).foreach { case (wb, input) => wb.valid := input.fire } 238730cfbc0SXuan Hu (vfExuWBs zip vfExuInputs).foreach { case (wb, input) => wb.valid := input.fire } 239730cfbc0SXuan Hu (memExuWBs zip memExuInputs).foreach { case (wb, input) => wb.valid := input.fire } 240730cfbc0SXuan Hu 241730cfbc0SXuan Hu // io assign 24283ba63b3SXuan Hu private val toIntPreg: MixedVec[RfWritePortWithConfig] = MixedVecInit(intWbArbiterOut.map(x => x.bits.asIntRfWriteBundle(x.fire)).toSeq) 24383ba63b3SXuan Hu private val toVfPreg: MixedVec[RfWritePortWithConfig] = MixedVecInit(vfWbArbiterOut.map(x => x.bits.asVfRfWriteBundle(x.fire)).toSeq) 244730cfbc0SXuan Hu 245730cfbc0SXuan Hu private val wb2Ctrl = intExuWBs ++ vfExuWBs ++ memExuWBs 246730cfbc0SXuan Hu 247730cfbc0SXuan Hu io.toIntPreg := toIntPreg 248730cfbc0SXuan Hu io.toVfPreg := toVfPreg 249730cfbc0SXuan Hu io.toCtrlBlock.writeback.zip(wb2Ctrl).foreach { case (sink, source) => 250730cfbc0SXuan Hu sink.valid := source.valid 251730cfbc0SXuan Hu sink.bits := source.bits 252730cfbc0SXuan Hu source.ready := true.B 253730cfbc0SXuan Hu } 254730cfbc0SXuan Hu 2556d11c058Ssinsanction // debug 2566d11c058Ssinsanction if(backendParams.debugEn) { 2576d11c058Ssinsanction dontTouch(intArbiterInputsWire) 2586d11c058Ssinsanction dontTouch(vfArbiterInputsWire) 2596d11c058Ssinsanction } 2606d11c058Ssinsanction 2616d11c058Ssinsanction // difftest 262730cfbc0SXuan Hu if (env.EnableDifftest || env.AlwaysBasicDiff) { 263730cfbc0SXuan Hu intWbArbiterOut.foreach(out => { 264a66aed53SXuan Hu val difftest = DifftestModule(new DiffIntWriteback(IntPhyRegs)) 26583ba63b3SXuan Hu difftest.coreid := io.fromTop.hartId 26683ba63b3SXuan Hu difftest.valid := out.fire && out.bits.rfWen 26783ba63b3SXuan Hu difftest.address := out.bits.pdest 26883ba63b3SXuan Hu difftest.data := out.bits.data 269730cfbc0SXuan Hu }) 270730cfbc0SXuan Hu } 271730cfbc0SXuan Hu 272730cfbc0SXuan Hu if (env.EnableDifftest || env.AlwaysBasicDiff) { 273730cfbc0SXuan Hu vfWbArbiterOut.foreach(out => { 274a66aed53SXuan Hu val difftest = DifftestModule(new DiffFpWriteback(VfPhyRegs)) 27583ba63b3SXuan Hu difftest.coreid := io.fromTop.hartId 27683ba63b3SXuan Hu difftest.valid := out.fire // all fp instr will write fp rf 27783ba63b3SXuan Hu difftest.address := out.bits.pdest 27883ba63b3SXuan Hu difftest.data := out.bits.data 279730cfbc0SXuan Hu }) 280730cfbc0SXuan Hu } 281730cfbc0SXuan Hu 282730cfbc0SXuan Hu} 283730cfbc0SXuan Hu 284730cfbc0SXuan Hu 285730cfbc0SXuan Hu 286730cfbc0SXuan Hu 287