xref: /XiangShan/src/main/scala/xiangshan/backend/datapath/DataPath.scala (revision 4b0d80d87574e82ba31737496d63ac30bed0d40a)
1package xiangshan.backend.datapath
2
3import chipsalliance.rocketchip.config.Parameters
4import chisel3._
5import chisel3.util._
6import difftest.{DifftestArchFpRegState, DifftestArchIntRegState, DifftestArchVecRegState}
7import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
8import utility._
9import utils.SeqUtils._
10import xiangshan._
11import xiangshan.backend.BackendParams
12import xiangshan.backend.Bundles._
13import xiangshan.backend.decode.ImmUnion
14import xiangshan.backend.datapath.DataConfig._
15import xiangshan.backend.datapath.RdConfig._
16import xiangshan.backend.issue.{ImmExtractor, IntScheduler, MemScheduler, VfScheduler}
17import xiangshan.backend.regfile._
18
19class DataPath(params: BackendParams)(implicit p: Parameters) extends LazyModule {
20  private implicit val dpParams: BackendParams = params
21  lazy val module = new DataPathImp(this)
22
23  println(s"[DataPath] Preg Params: ")
24  println(s"[DataPath]   Int R(${params.getRfReadSize(IntData())}), W(${params.getRfWriteSize(IntData())}) ")
25  println(s"[DataPath]   Vf R(${params.getRfReadSize(VecData())}), W(${params.getRfWriteSize(VecData())}) ")
26}
27
28class DataPathImp(override val wrapper: DataPath)(implicit p: Parameters, params: BackendParams)
29  extends LazyModuleImp(wrapper) with HasXSParameter {
30
31  private val VCONFIG_PORT = params.vconfigPort
32
33  val io = IO(new DataPathIO())
34
35  private val (fromIntIQ, toIntIQ, toIntExu) = (io.fromIntIQ, io.toIntIQ, io.toIntExu)
36  private val (fromMemIQ, toMemIQ, toMemExu) = (io.fromMemIQ, io.toMemIQ, io.toMemExu)
37  private val (fromVfIQ , toVfIQ , toVfExu ) = (io.fromVfIQ , io.toVfIQ , io.toFpExu)
38
39  println(s"[DataPath] IntIQ(${fromIntIQ.size}), MemIQ(${fromMemIQ.size})")
40  println(s"[DataPath] IntExu(${fromIntIQ.map(_.size).sum}), MemExu(${fromMemIQ.map(_.size).sum})")
41
42  // just refences for convience
43  private val fromIQ = fromIntIQ ++ fromVfIQ ++ fromMemIQ
44
45  private val toIQs = toIntIQ ++ toVfIQ ++ toMemIQ
46
47  private val toExu = toIntExu ++ toVfExu ++ toMemExu
48
49  private val fromFlattenIQ: Seq[DecoupledIO[IssueQueueIssueBundle]] = fromIQ.flatten.toSeq
50
51  private val toFlattenExu: Seq[DecoupledIO[ExuInput]] = toExu.flatten
52
53  private val intWbBusyArbiter = Module(new IntRFWBCollideChecker(backendParams))
54  private val vfWbBusyArbiter = Module(new VfRFWBCollideChecker(backendParams))
55  private val intRFReadArbiter = Module(new IntRFReadArbiter(backendParams))
56  private val vfRFReadArbiter = Module(new VfRFReadArbiter(backendParams))
57
58  private val og0FailedVec2: MixedVec[Vec[Bool]] = Wire(MixedVec(fromIQ.map(x => Vec(x.size, Bool()))))
59  private val og1FailedVec2: MixedVec[Vec[Bool]] = Wire(MixedVec(fromIQ.map(x => Vec(x.size, Bool()))))
60
61  // port -> win
62  private val intRdArbWinner: Seq2[MixedVec[Bool]] = intRFReadArbiter.io.in.map(_.map(x => MixedVecInit(x.map(_.ready))))
63  private val vfRdArbWinner: Seq2[MixedVec[Bool]] = vfRFReadArbiter.io.in.map(_.map(x => MixedVecInit(x.map(_.ready))))
64  private val intWbNotBlock: Seq[MixedVec[Bool]] = intWbBusyArbiter.io.in.map(x => MixedVecInit(x.map(_.ready)))
65  private val vfWbNotBlock: Seq[MixedVec[Bool]] = vfWbBusyArbiter.io.in.map(x => MixedVecInit(x.map(_.ready)))
66
67  private val intRdNotBlock: Seq2[Bool] = intRdArbWinner.map(_.map(_.asUInt.andR))
68  private val vfRdNotBlock: Seq2[Bool] = vfRdArbWinner.map(_.map(_.asUInt.andR))
69
70  private val intRFReadReq: Seq3[ValidIO[RfReadPortWithConfig]] = fromIQ.map(x => x.map(xx => xx.bits.getIntRfReadValidBundle(xx.valid)))
71
72  intRFReadArbiter.io.in.zip(intRFReadReq).zipWithIndex.foreach { case ((arbInSeq2, inRFReadReqSeq2), iqIdx) =>
73    arbInSeq2.zip(inRFReadReqSeq2).zipWithIndex.foreach { case ((arbInSeq, inRFReadReqSeq), exuIdx) =>
74      val srcIndices: Seq[Int] = fromIQ(iqIdx)(exuIdx).bits.exuParams.getRfReadSrcIdx(IntData())
75      for (srcIdx <- 0 until fromIQ(iqIdx)(exuIdx).bits.exuParams.numRegSrc) {
76        if (srcIndices.contains(srcIdx) && inRFReadReqSeq.isDefinedAt(srcIdx)) {
77          arbInSeq(srcIdx).valid := inRFReadReqSeq(srcIdx).valid
78          arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr
79        } else {
80          arbInSeq(srcIdx).valid := false.B
81          arbInSeq(srcIdx).bits.addr := 0.U
82        }
83      }
84    }
85  }
86
87  private val vfRFReadReq: Seq3[ValidIO[RfReadPortWithConfig]] = fromIQ.map(x => x.map(xx => xx.bits.getVfRfReadValidBundle(xx.valid)))
88
89  vfRFReadArbiter.io.in.zip(vfRFReadReq).zipWithIndex.foreach { case ((arbInSeq2, inRFReadReqSeq2), iqIdx) =>
90    arbInSeq2.zip(inRFReadReqSeq2).zipWithIndex.foreach { case ((arbInSeq, inRFReadReqSeq), exuIdx) =>
91      val srcIndices: Seq[Int] = VfRegSrcDataSet.flatMap(data => fromIQ(iqIdx)(exuIdx).bits.exuParams.getRfReadSrcIdx(data)).toSeq.sorted
92      for (srcIdx <- 0 until fromIQ(iqIdx)(exuIdx).bits.exuParams.numRegSrc) {
93        if (srcIndices.contains(srcIdx) && inRFReadReqSeq.isDefinedAt(srcIdx)) {
94          arbInSeq(srcIdx).valid := inRFReadReqSeq(srcIdx).valid
95          arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr
96        } else {
97          arbInSeq(srcIdx).valid := false.B
98          arbInSeq(srcIdx).bits.addr := 0.U
99        }
100      }
101    }
102  }
103
104  private val intRFWriteReq: Seq2[Bool] = fromIQ.map(x => x.map(xx => xx.valid && xx.bits.common.rfWen.getOrElse(false.B)))
105  private val vfRFWriteReq: Seq2[Bool] = fromIQ.map(x => x.map(xx => xx.valid && xx.bits.common.getVfWen.getOrElse(false.B)))
106
107  intWbBusyArbiter.io.in.zip(intRFWriteReq).foreach { case (arbInSeq, inRFWriteReqSeq) =>
108    arbInSeq.zip(inRFWriteReqSeq).foreach { case (arbIn, inRFWriteReq) =>
109      arbIn.valid := inRFWriteReq
110    }
111  }
112
113  vfWbBusyArbiter.io.in.zip(vfRFWriteReq).foreach { case (arbInSeq, inRFWriteReqSeq) =>
114    arbInSeq.zip(inRFWriteReqSeq).foreach { case (arbIn, inRFWriteReq) =>
115      arbIn.valid := inRFWriteReq
116    }
117  }
118
119  private val intSchdParams = params.schdParams(IntScheduler())
120  private val vfSchdParams = params.schdParams(VfScheduler())
121  private val memSchdParams = params.schdParams(MemScheduler())
122
123  private val numIntRfReadByExu = intSchdParams.numIntRfReadByExu + memSchdParams.numIntRfReadByExu
124  private val numVfRfReadByExu = vfSchdParams.numVfRfReadByExu + memSchdParams.numVfRfReadByExu
125  // Todo: limit read port
126  private val numIntR = numIntRfReadByExu
127  private val numVfR = numVfRfReadByExu
128  println(s"[DataPath] RegFile read req needed by Exu: Int(${numIntRfReadByExu}), Vf(${numVfRfReadByExu})")
129  println(s"[DataPath] RegFile read port: Int(${numIntR}), Vf(${numVfR})")
130
131  private val schdParams = params.allSchdParams
132
133  private val intRfRaddr = Wire(Vec(params.numPregRd(IntData()), UInt(intSchdParams.pregIdxWidth.W)))
134  private val intRfRdata = Wire(Vec(params.numPregRd(IntData()), UInt(intSchdParams.rfDataWidth.W)))
135  private val intRfWen = Wire(Vec(io.fromIntWb.length, Bool()))
136  private val intRfWaddr = Wire(Vec(io.fromIntWb.length, UInt(intSchdParams.pregIdxWidth.W)))
137  private val intRfWdata = Wire(Vec(io.fromIntWb.length, UInt(intSchdParams.rfDataWidth.W)))
138
139  private val vfRfSplitNum = VLEN / XLEN
140  private val vfRfRaddr = Wire(Vec(params.numPregRd(VecData()), UInt(vfSchdParams.pregIdxWidth.W)))
141  private val vfRfRdata = Wire(Vec(params.numPregRd(VecData()), UInt(vfSchdParams.rfDataWidth.W)))
142  private val vfRfWen = Wire(Vec(vfRfSplitNum, Vec(io.fromVfWb.length, Bool())))
143  private val vfRfWaddr = Wire(Vec(io.fromVfWb.length, UInt(vfSchdParams.pregIdxWidth.W)))
144  private val vfRfWdata = Wire(Vec(io.fromVfWb.length, UInt(vfSchdParams.rfDataWidth.W)))
145
146  private val intDebugRead: Option[(Vec[UInt], Vec[UInt])] =
147    if (env.AlwaysBasicDiff || env.EnableDifftest) {
148      Some(Wire(Vec(32, UInt(intSchdParams.pregIdxWidth.W))), Wire(Vec(32, UInt(XLEN.W))))
149    } else { None }
150  private val vfDebugRead: Option[(Vec[UInt], Vec[UInt])] =
151    if (env.AlwaysBasicDiff || env.EnableDifftest) {
152      Some(Wire(Vec(32 + 32 + 1, UInt(vfSchdParams.pregIdxWidth.W))), Wire(Vec(32 + 32 + 1, UInt(VLEN.W))))
153    } else { None }
154
155  private val fpDebugReadData: Option[Vec[UInt]] =
156    if (env.AlwaysBasicDiff || env.EnableDifftest) {
157      Some(Wire(Vec(32, UInt(XLEN.W))))
158    } else { None }
159  private val vecDebugReadData: Option[Vec[UInt]] =
160    if (env.AlwaysBasicDiff || env.EnableDifftest) {
161      Some(Wire(Vec(64, UInt(64.W)))) // v0 = Cat(Vec(1), Vec(0))
162    } else { None }
163  private val vconfigDebugReadData: Option[UInt] =
164    if (env.AlwaysBasicDiff || env.EnableDifftest) {
165      Some(Wire(UInt(64.W)))
166    } else { None }
167
168
169  fpDebugReadData.foreach(_ := vfDebugRead
170    .get._2
171    .slice(0, 32)
172    .map(_(63, 0))
173  ) // fp only used [63, 0]
174  vecDebugReadData.foreach(_ := vfDebugRead
175    .get._2
176    .slice(32, 64)
177    .map(x => Seq(x(63, 0), x(127, 64))).flatten
178  )
179  vconfigDebugReadData.foreach(_ := vfDebugRead
180    .get._2(64)(63, 0)
181  )
182
183  io.debugVconfig.foreach(_ := vconfigDebugReadData.get)
184
185  IntRegFile("IntRegFile", intSchdParams.numPregs, intRfRaddr, intRfRdata, intRfWen, intRfWaddr, intRfWdata,
186    debugReadAddr = intDebugRead.map(_._1),
187    debugReadData = intDebugRead.map(_._2))
188  VfRegFile("VfRegFile", vfSchdParams.numPregs, vfRfSplitNum, vfRfRaddr, vfRfRdata, vfRfWen, vfRfWaddr, vfRfWdata,
189    debugReadAddr = vfDebugRead.map(_._1),
190    debugReadData = vfDebugRead.map(_._2))
191
192  intRfWaddr := io.fromIntWb.map(_.addr)
193  intRfWdata := io.fromIntWb.map(_.data)
194  intRfWen := io.fromIntWb.map(_.wen)
195
196  for (portIdx <- intRfRaddr.indices) {
197    if (intRFReadArbiter.io.out.isDefinedAt(portIdx))
198      intRfRaddr(portIdx) := intRFReadArbiter.io.out(portIdx).bits.addr
199    else
200      intRfRaddr(portIdx) := 0.U
201  }
202
203  vfRfWaddr := io.fromVfWb.map(_.addr)
204  vfRfWdata := io.fromVfWb.map(_.data)
205  vfRfWen.foreach(_.zip(io.fromVfWb.map(_.wen)).foreach { case (wenSink, wenSource) => wenSink := wenSource } )// Todo: support fp multi-write
206
207  for (portIdx <- vfRfRaddr.indices) {
208    if (vfRFReadArbiter.io.out.isDefinedAt(portIdx))
209      vfRfRaddr(portIdx) := vfRFReadArbiter.io.out(portIdx).bits.addr
210    else
211      vfRfRaddr(portIdx) := 0.U
212  }
213
214  vfRfRaddr(VCONFIG_PORT) := io.vconfigReadPort.addr
215  io.vconfigReadPort.data := vfRfRdata(VCONFIG_PORT)
216
217  intDebugRead.foreach { case (addr, _) =>
218    addr := io.debugIntRat.get
219  }
220
221  vfDebugRead.foreach { case (addr, _) =>
222    addr := io.debugFpRat.get ++ io.debugVecRat.get :+ io.debugVconfigRat.get
223  }
224  println(s"[DataPath] " +
225    s"has intDebugRead: ${intDebugRead.nonEmpty}, " +
226    s"has vfDebugRead: ${vfDebugRead.nonEmpty}")
227
228  val s1_addrOHs = Reg(MixedVec(
229    fromIQ.map(x => MixedVec(x.map(_.bits.addrOH.cloneType)))
230  ))
231  val s1_toExuValid: MixedVec[MixedVec[Bool]] = Reg(MixedVec(
232    toExu.map(x => MixedVec(x.map(_.valid.cloneType)))
233  ))
234  val s1_toExuData: MixedVec[MixedVec[ExuInput]] = Reg(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.cloneType)))))
235  val s1_toExuReady = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.ready.cloneType))))) // Todo
236  val s1_srcType: MixedVec[MixedVec[Vec[UInt]]] = MixedVecInit(fromIQ.map(x => MixedVecInit(x.map(xx => RegEnable(xx.bits.srcType, xx.fire)))))
237
238  val s1_intPregRData: MixedVec[MixedVec[Vec[UInt]]] = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.src.cloneType)))))
239  val s1_vfPregRData: MixedVec[MixedVec[Vec[UInt]]] = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.src.cloneType)))))
240
241  val rfrPortConfigs = schdParams.map(_.issueBlockParams).flatten.map(_.exuBlockParams.map(_.rfrPortConfigs))
242
243  println(s"[DataPath] s1_intPregRData.flatten.flatten.size: ${s1_intPregRData.flatten.flatten.size}, intRfRdata.size: ${intRfRdata.size}")
244  s1_intPregRData.foreach(_.foreach(_.foreach(_ := 0.U)))
245  s1_intPregRData.zip(rfrPortConfigs).foreach { case (iqRdata, iqCfg) =>
246      iqRdata.zip(iqCfg).foreach { case (iuRdata, iuCfg) =>
247        val realIuCfg = iuCfg.map(x => if(x.size > 1) x.filter(_.isInstanceOf[IntRD]) else x).flatten
248        assert(iuRdata.size == realIuCfg.size, "iuRdata.size != realIuCfg.size")
249        iuRdata.zip(realIuCfg)
250          .filter { case (_, rfrPortConfig) => rfrPortConfig.isInstanceOf[IntRD] }
251          .foreach { case (sink, cfg) => sink := intRfRdata(cfg.port) }
252      }
253  }
254
255  println(s"[DataPath] s1_vfPregRData.flatten.flatten.size: ${s1_vfPregRData.flatten.flatten.size}, vfRfRdata.size: ${vfRfRdata.size}")
256  s1_vfPregRData.foreach(_.foreach(_.foreach(_ := 0.U)))
257  s1_vfPregRData.zip(rfrPortConfigs).foreach{ case(iqRdata, iqCfg) =>
258      iqRdata.zip(iqCfg).foreach{ case(iuRdata, iuCfg) =>
259        val realIuCfg = iuCfg.map(x => if(x.size > 1) x.filter(_.isInstanceOf[VfRD]) else x).flatten
260        assert(iuRdata.size == realIuCfg.size, "iuRdata.size != realIuCfg.size")
261        iuRdata.zip(realIuCfg)
262          .filter { case (_, rfrPortConfig) => rfrPortConfig.isInstanceOf[VfRD] }
263          .foreach { case (sink, cfg) => sink := vfRfRdata(cfg.port) }
264      }
265  }
266
267  for (i <- fromIQ.indices) {
268    for (j <- fromIQ(i).indices) {
269      // IQ(s0) --[Ctrl]--> s1Reg ---------- begin
270      // refs
271      val s1_valid = s1_toExuValid(i)(j)
272      val s1_ready = s1_toExuReady(i)(j)
273      val s1_data = s1_toExuData(i)(j)
274      val s1_addrOH = s1_addrOHs(i)(j)
275      val s0 = fromIQ(i)(j) // s0
276      val notBlock = intRdNotBlock(i)(j) && intWbNotBlock(i)(j) && vfRdNotBlock(i)(j) && vfWbNotBlock(i)(j)
277      val s1_flush = s0.bits.common.robIdx.needFlush(Seq(io.flush, RegNextWithEnable(io.flush)))
278      val s1_cancel = og1FailedVec2(i)(j)
279      val s1_ldCancel = LoadShouldCancel(s0.bits.common.loadDependency, io.ldCancel)
280      when (s0.fire && !s1_flush && notBlock && !s1_cancel && !s1_ldCancel) {
281        s1_valid := s0.valid
282        s1_data.fromIssueBundle(s0.bits) // no src data here
283        s1_addrOH := s0.bits.addrOH
284      }.otherwise {
285        s1_valid := false.B
286      }
287      s0.ready := (s1_ready || !s1_valid) && notBlock
288      // IQ(s0) --[Ctrl]--> s1Reg ---------- end
289
290      // IQ(s0) --[Data]--> s1Reg ---------- begin
291      // imm extract
292      when (s0.fire && !s1_flush && notBlock) {
293        if (s1_data.params.immType.nonEmpty && s1_data.src.size > 1) {
294          // rs1 is always int reg, rs2 may be imm
295          when(SrcType.isImm(s0.bits.srcType(1))) {
296            s1_data.src(1) := ImmExtractor(
297              s0.bits.common.imm,
298              s0.bits.immType,
299              s1_data.params.dataBitsMax,
300              s1_data.params.immType.map(_.litValue)
301            )
302          }
303        }
304        if (s1_data.params.hasJmpFu) {
305          when(SrcType.isPc(s0.bits.srcType(0))) {
306            s1_data.src(0) := SignExt(s0.bits.common.pc.get, XLEN)
307          }
308        } else if (s1_data.params.hasVecFu) {
309          // Fuck off riscv vector imm!!! Why not src1???
310          when(SrcType.isImm(s0.bits.srcType(0))) {
311            s1_data.src(0) := ImmExtractor(
312              s0.bits.common.imm,
313              s0.bits.immType,
314              s1_data.params.dataBitsMax,
315              s1_data.params.immType.map(_.litValue)
316            )
317          }
318        } else if (s1_data.params.hasLoadFu) {
319          // dirty code for fused_lui_load
320          when(SrcType.isImm(s0.bits.srcType(0))) {
321            s1_data.src(0) := SignExt(ImmUnion.U.toImm32(s0.bits.common.imm(s0.bits.common.imm.getWidth - 1, ImmUnion.I.len)), XLEN)
322          }
323        }
324      }
325      // IQ(s0) --[Data]--> s1Reg ---------- end
326    }
327  }
328
329  private val fromIQFire = fromIQ.map(_.map(_.fire))
330  private val toExuFire = toExu.map(_.map(_.fire))
331  toIQs.zipWithIndex.foreach {
332    case(toIQ, iqIdx) =>
333      toIQ.zipWithIndex.foreach {
334        case (toIU, iuIdx) =>
335          // IU: issue unit
336          val og0resp = toIU.og0resp
337          og0FailedVec2(iqIdx)(iuIdx) := fromIQ(iqIdx)(iuIdx).valid && (!fromIQFire(iqIdx)(iuIdx))
338          og0resp.valid := og0FailedVec2(iqIdx)(iuIdx)
339          og0resp.bits.respType := RSFeedbackType.rfArbitFail
340          og0resp.bits.dataInvalidSqIdx := DontCare
341          og0resp.bits.robIdx := fromIQ(iqIdx)(iuIdx).bits.common.robIdx
342          og0resp.bits.rfWen := fromIQ(iqIdx)(iuIdx).bits.common.rfWen.getOrElse(false.B)
343          og0resp.bits.fuType := fromIQ(iqIdx)(iuIdx).bits.common.fuType
344
345          val og1resp = toIU.og1resp
346          og1FailedVec2(iqIdx)(iuIdx) := s1_toExuValid(iqIdx)(iuIdx) && !toExuFire(iqIdx)(iuIdx)
347          og1resp.valid := s1_toExuValid(iqIdx)(iuIdx)
348          og1resp.bits.respType := Mux(!og1FailedVec2(iqIdx)(iuIdx),
349            if (toIU.issueQueueParams.isMemAddrIQ) RSFeedbackType.fuUncertain else RSFeedbackType.fuIdle,
350            RSFeedbackType.fuBusy)
351          og1resp.bits.dataInvalidSqIdx := DontCare
352          og1resp.bits.robIdx := s1_toExuData(iqIdx)(iuIdx).robIdx
353          og1resp.bits.rfWen := s1_toExuData(iqIdx)(iuIdx).rfWen.getOrElse(false.B)
354          og1resp.bits.fuType := s1_toExuData(iqIdx)(iuIdx).fuType
355      }
356  }
357
358  io.og0CancelVec.zip(io.og1CancelVec).zipWithIndex.foreach { case ((og0Cancel, og1Cancel), i) =>
359    og0Cancel := fromFlattenIQ(i).valid && !fromFlattenIQ(i).fire
360    og1Cancel := toFlattenExu(i).valid && !toFlattenExu(i).fire
361  }
362
363  io.cancelToBusyTable.zipWithIndex.foreach { case (cancel, i) =>
364    cancel.valid := fromFlattenIQ(i).valid && !fromFlattenIQ(i).fire && {
365      if (fromFlattenIQ(i).bits.common.rfWen.isDefined)
366        fromFlattenIQ(i).bits.common.rfWen.get && fromFlattenIQ(i).bits.common.pdest =/= 0.U
367      else
368        true.B
369    }
370    cancel.bits.rfWen := fromFlattenIQ(i).bits.common.rfWen.getOrElse(false.B)
371    cancel.bits.fpWen := fromFlattenIQ(i).bits.common.fpWen.getOrElse(false.B)
372    cancel.bits.vecWen := fromFlattenIQ(i).bits.common.vecWen.getOrElse(false.B)
373    cancel.bits.pdest := fromFlattenIQ(i).bits.common.pdest
374  }
375
376  for (i <- toExu.indices) {
377    for (j <- toExu(i).indices) {
378      // s1Reg --[Ctrl]--> exu(s1) ---------- begin
379      // refs
380      val sinkData = toExu(i)(j).bits
381      // assign
382      toExu(i)(j).valid := s1_toExuValid(i)(j)
383      s1_toExuReady(i)(j) := toExu(i)(j).ready
384      sinkData := s1_toExuData(i)(j)
385      // s1Reg --[Ctrl]--> exu(s1) ---------- end
386
387      // s1Reg --[Data]--> exu(s1) ---------- begin
388      // data source1: preg read data
389      for (k <- sinkData.src.indices) {
390        val srcDataTypeSet: Set[DataConfig] = sinkData.params.getSrcDataType(k)
391
392        val readRfMap: Seq[(Bool, UInt)] = (Seq(None) :+
393          (if (s1_intPregRData(i)(j).isDefinedAt(k) && srcDataTypeSet.intersect(IntRegSrcDataSet).nonEmpty)
394            Some(SrcType.isXp(s1_srcType(i)(j)(k)) -> s1_intPregRData(i)(j)(k))
395          else None) :+
396          (if (s1_vfPregRData(i)(j).isDefinedAt(k) && srcDataTypeSet.intersect(VfRegSrcDataSet).nonEmpty)
397            Some(SrcType.isVfp(s1_srcType(i)(j)(k))-> s1_vfPregRData(i)(j)(k))
398          else None)
399        ).filter(_.nonEmpty).map(_.get)
400        if (readRfMap.nonEmpty)
401          sinkData.src(k) := Mux1H(readRfMap)
402      }
403
404      // data source2: extracted imm and pc saved in s1Reg
405      if (sinkData.params.immType.nonEmpty && sinkData.src.size > 1) {
406        when(SrcType.isImm(s1_srcType(i)(j)(1))) {
407          sinkData.src(1) := s1_toExuData(i)(j).src(1)
408        }
409      }
410      if (sinkData.params.hasJmpFu) {
411        when(SrcType.isPc(s1_srcType(i)(j)(0))) {
412          sinkData.src(0) := s1_toExuData(i)(j).src(0)
413        }
414      } else if (sinkData.params.hasVecFu) {
415        when(SrcType.isImm(s1_srcType(i)(j)(0))) {
416          sinkData.src(0) := s1_toExuData(i)(j).src(0)
417        }
418      } else if (sinkData.params.hasLoadFu) {
419        when(SrcType.isImm(s1_srcType(i)(j)(0))) {
420          sinkData.src(0) := s1_toExuData(i)(j).src(0)
421        }
422      }
423      // s1Reg --[Data]--> exu(s1) ---------- end
424    }
425  }
426
427  if (env.AlwaysBasicDiff || env.EnableDifftest) {
428    val delayedCnt = 2
429    val difftestArchIntRegState = Module(new DifftestArchIntRegState)
430    difftestArchIntRegState.io.clock := clock
431    difftestArchIntRegState.io.coreid := io.hartId
432    difftestArchIntRegState.io.gpr := DelayN(intDebugRead.get._2, delayedCnt)
433
434    val difftestArchFpRegState = Module(new DifftestArchFpRegState)
435    difftestArchFpRegState.io.clock := clock
436    difftestArchFpRegState.io.coreid := io.hartId
437    difftestArchFpRegState.io.fpr := DelayN(fpDebugReadData.get, delayedCnt)
438
439    val difftestArchVecRegState = Module(new DifftestArchVecRegState)
440    difftestArchVecRegState.io.clock := clock
441    difftestArchVecRegState.io.coreid := io.hartId
442    difftestArchVecRegState.io.vpr := DelayN(vecDebugReadData.get, delayedCnt)
443  }
444}
445
446class DataPathIO()(implicit p: Parameters, params: BackendParams) extends XSBundle {
447  // params
448  private val intSchdParams = params.schdParams(IntScheduler())
449  private val vfSchdParams = params.schdParams(VfScheduler())
450  private val memSchdParams = params.schdParams(MemScheduler())
451  private val exuParams = params.allExuParams
452  // bundles
453  val hartId = Input(UInt(8.W))
454
455  val flush: ValidIO[Redirect] = Flipped(ValidIO(new Redirect))
456
457  // Todo: check if this can be removed
458  val vconfigReadPort = new RfReadPort(XLEN, PhyRegIdxWidth)
459
460  val wbConfictRead = Input(MixedVec(params.allSchdParams.map(x => MixedVec(x.issueBlockParams.map(x => x.genWbConflictBundle())))))
461
462  val fromIntIQ: MixedVec[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] =
463    Flipped(MixedVec(intSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle)))
464
465  val fromMemIQ: MixedVec[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] =
466    Flipped(MixedVec(memSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle)))
467
468  val fromVfIQ = Flipped(MixedVec(vfSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle)))
469
470  val toIntIQ = MixedVec(intSchdParams.issueBlockParams.map(_.genOGRespBundle))
471
472  val toMemIQ = MixedVec(memSchdParams.issueBlockParams.map(_.genOGRespBundle))
473
474  val toVfIQ = MixedVec(vfSchdParams.issueBlockParams.map(_.genOGRespBundle))
475
476  val og0CancelVec = Output(ExuVec(backendParams.numExu))
477
478  val og1CancelVec = Output(ExuVec(backendParams.numExu))
479
480  val ldCancel = Vec(backendParams.LduCnt, Flipped(new LoadCancelIO))
481
482  val cancelToBusyTable = Vec(backendParams.numExu, ValidIO(new CancelSignal))
483
484  val toIntExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = intSchdParams.genExuInputBundle
485
486  val toFpExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = MixedVec(vfSchdParams.genExuInputBundle)
487
488  val toMemExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = memSchdParams.genExuInputBundle
489
490  val fromIntWb: MixedVec[RfWritePortWithConfig] = MixedVec(params.genIntWriteBackBundle)
491
492  val fromVfWb: MixedVec[RfWritePortWithConfig] = MixedVec(params.genVfWriteBackBundle)
493
494  val debugIntRat     = if (params.debugEn) Some(Input(Vec(32, UInt(intSchdParams.pregIdxWidth.W)))) else None
495  val debugFpRat      = if (params.debugEn) Some(Input(Vec(32, UInt(vfSchdParams.pregIdxWidth.W)))) else None
496  val debugVecRat     = if (params.debugEn) Some(Input(Vec(32, UInt(vfSchdParams.pregIdxWidth.W)))) else None
497  val debugVconfigRat = if (params.debugEn) Some(Input(UInt(vfSchdParams.pregIdxWidth.W))) else None
498  val debugVconfig    = if (params.debugEn) Some(Output(UInt(XLEN.W))) else None
499}
500