xref: /XiangShan/src/main/scala/xiangshan/backend/datapath/DataPath.scala (revision 2451989835a019d3c4848f7879147f7649adb760)
1package xiangshan.backend.datapath
2
3import chipsalliance.rocketchip.config.Parameters
4import chisel3._
5import chisel3.util._
6import difftest.{DifftestArchFpRegState, DifftestArchIntRegState, DifftestArchVecRegState}
7import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
8import utility._
9import utils.SeqUtils._
10import xiangshan._
11import xiangshan.backend.BackendParams
12import xiangshan.backend.Bundles._
13import xiangshan.backend.datapath.DataConfig._
14import xiangshan.backend.datapath.RdConfig._
15import xiangshan.backend.issue.{ImmExtractor, IntScheduler, MemScheduler, VfScheduler}
16import xiangshan.backend.regfile._
17
18class DataPath(params: BackendParams)(implicit p: Parameters) extends LazyModule {
19  private implicit val dpParams: BackendParams = params
20  lazy val module = new DataPathImp(this)
21
22  println(s"[DataPath] Preg Params: ")
23  println(s"[DataPath]   Int R(${params.getRfReadSize(IntData())}), W(${params.getRfWriteSize(IntData())}) ")
24  println(s"[DataPath]   Vf R(${params.getRfReadSize(VecData())}), W(${params.getRfWriteSize(VecData())}) ")
25}
26
27class DataPathImp(override val wrapper: DataPath)(implicit p: Parameters, params: BackendParams)
28  extends LazyModuleImp(wrapper) with HasXSParameter {
29
30  private val VCONFIG_PORT = params.vconfigPort
31
32  val io = IO(new DataPathIO())
33
34  private val (fromIntIQ, toIntIQ, toIntExu) = (io.fromIntIQ, io.toIntIQ, io.toIntExu)
35  private val (fromMemIQ, toMemIQ, toMemExu) = (io.fromMemIQ, io.toMemIQ, io.toMemExu)
36  private val (fromVfIQ , toVfIQ , toVfExu ) = (io.fromVfIQ , io.toVfIQ , io.toFpExu)
37  private val (fromIntExus, fromVfExus) = (io.fromIntExus, io.fromVfExus)
38
39  println(s"[DataPath] IntIQ(${fromIntIQ.size}), MemIQ(${fromMemIQ.size})")
40  println(s"[DataPath] IntExu(${fromIntIQ.map(_.size).sum}), MemExu(${fromMemIQ.map(_.size).sum})")
41
42  // just refences for convience
43  private val fromIQ = fromIntIQ ++ fromVfIQ ++ fromMemIQ
44
45  private val toIQs = toIntIQ ++ toVfIQ ++ toMemIQ
46
47  private val toExu = toIntExu ++ toVfExu ++ toMemExu
48
49  private val fromExus = fromIntExus ++ fromVfExus
50
51  private val fromFlattenIQ: Seq[DecoupledIO[IssueQueueIssueBundle]] = fromIQ.flatten
52
53  private val toFlattenExu: Seq[DecoupledIO[ExuInput]] = toExu.flatten
54
55  private val intWbBusyArbiter = Module(new IntRFWBCollideChecker(backendParams))
56  private val vfWbBusyArbiter = Module(new VfRFWBCollideChecker(backendParams))
57  private val intRFReadArbiter = Module(new IntRFReadArbiter(backendParams))
58  private val vfRFReadArbiter = Module(new VfRFReadArbiter(backendParams))
59
60  private val og0FailedVec2: MixedVec[Vec[Bool]] = Wire(MixedVec(fromIQ.map(x => Vec(x.size, Bool()))))
61  private val og1FailedVec2: MixedVec[Vec[Bool]] = Wire(MixedVec(fromIQ.map(x => Vec(x.size, Bool()))))
62
63  // port -> win
64  private val intRdArbWinner: Seq2[MixedVec[Bool]] = intRFReadArbiter.io.in.map(_.map(x => MixedVecInit(x.map(_.ready))))
65  private val vfRdArbWinner: Seq2[MixedVec[Bool]] = vfRFReadArbiter.io.in.map(_.map(x => MixedVecInit(x.map(_.ready))))
66  private val intWbNotBlock: Seq[MixedVec[Bool]] = intWbBusyArbiter.io.in.map(x => MixedVecInit(x.map(_.ready)))
67  private val vfWbNotBlock: Seq[MixedVec[Bool]] = vfWbBusyArbiter.io.in.map(x => MixedVecInit(x.map(_.ready)))
68
69  private val intRdNotBlock: Seq2[Bool] = intRdArbWinner.map(_.map(_.asUInt.andR))
70  private val vfRdNotBlock: Seq2[Bool] = vfRdArbWinner.map(_.map(_.asUInt.andR))
71
72  private val intRFReadReq: Seq3[ValidIO[RfReadPortWithConfig]] = fromIQ.map(x => x.map(xx => xx.bits.getIntRfReadValidBundle(xx.valid)))
73
74  intRFReadArbiter.io.in.zip(intRFReadReq).zipWithIndex.foreach { case ((arbInSeq2, inRFReadReqSeq2), iqIdx) =>
75    arbInSeq2.zip(inRFReadReqSeq2).zipWithIndex.foreach { case ((arbInSeq, inRFReadReqSeq), exuIdx) =>
76      val srcIndices: Seq[Int] = fromIQ(iqIdx)(exuIdx).bits.exuParams.getRfReadSrcIdx(IntData())
77      for (srcIdx <- 0 until fromIQ(iqIdx)(exuIdx).bits.exuParams.numRegSrc) {
78        if (srcIndices.contains(srcIdx) && inRFReadReqSeq.isDefinedAt(srcIdx)) {
79          arbInSeq(srcIdx).valid := inRFReadReqSeq(srcIdx).valid
80          arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr
81        } else {
82          arbInSeq(srcIdx).valid := false.B
83          arbInSeq(srcIdx).bits.addr := 0.U
84        }
85      }
86    }
87  }
88
89  private val vfRFReadReq: Seq3[ValidIO[RfReadPortWithConfig]] = fromIQ.map(x => x.map(xx => xx.bits.getVfRfReadValidBundle(xx.valid)))
90
91  vfRFReadArbiter.io.in.zip(vfRFReadReq).zipWithIndex.foreach { case ((arbInSeq2, inRFReadReqSeq2), iqIdx) =>
92    arbInSeq2.zip(inRFReadReqSeq2).zipWithIndex.foreach { case ((arbInSeq, inRFReadReqSeq), exuIdx) =>
93      val srcIndices: Seq[Int] = VfRegSrcDataSet.flatMap(data => fromIQ(iqIdx)(exuIdx).bits.exuParams.getRfReadSrcIdx(data)).toSeq.sorted
94      for (srcIdx <- 0 until fromIQ(iqIdx)(exuIdx).bits.exuParams.numRegSrc) {
95        if (srcIndices.contains(srcIdx) && inRFReadReqSeq.isDefinedAt(srcIdx)) {
96          arbInSeq(srcIdx).valid := inRFReadReqSeq(srcIdx).valid
97          arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr
98        } else {
99          arbInSeq(srcIdx).valid := false.B
100          arbInSeq(srcIdx).bits.addr := 0.U
101        }
102      }
103    }
104  }
105
106  private val intRFWriteReq: Seq2[Bool] = fromIQ.map(x => x.map(xx => xx.valid && xx.bits.common.rfWen.getOrElse(false.B)))
107  private val vfRFWriteReq: Seq2[Bool] = fromIQ.map(x => x.map(xx => xx.valid && xx.bits.common.getVfWen.getOrElse(false.B)))
108
109  intWbBusyArbiter.io.in.zip(intRFWriteReq).foreach { case (arbInSeq, inRFWriteReqSeq) =>
110    arbInSeq.zip(inRFWriteReqSeq).foreach { case (arbIn, inRFWriteReq) =>
111      arbIn.valid := inRFWriteReq
112    }
113  }
114
115  vfWbBusyArbiter.io.in.zip(vfRFWriteReq).foreach { case (arbInSeq, inRFWriteReqSeq) =>
116    arbInSeq.zip(inRFWriteReqSeq).foreach { case (arbIn, inRFWriteReq) =>
117      arbIn.valid := inRFWriteReq
118    }
119  }
120
121  private val intSchdParams = params.schdParams(IntScheduler())
122  private val vfSchdParams = params.schdParams(VfScheduler())
123  private val memSchdParams = params.schdParams(MemScheduler())
124
125  private val numIntRfReadByExu = intSchdParams.numIntRfReadByExu + memSchdParams.numIntRfReadByExu
126  private val numVfRfReadByExu = vfSchdParams.numVfRfReadByExu + memSchdParams.numVfRfReadByExu
127  // Todo: limit read port
128  private val numIntR = numIntRfReadByExu
129  private val numVfR = numVfRfReadByExu
130  println(s"[DataPath] RegFile read req needed by Exu: Int(${numIntRfReadByExu}), Vf(${numVfRfReadByExu})")
131  println(s"[DataPath] RegFile read port: Int(${numIntR}), Vf(${numVfR})")
132
133  private val schdParams = params.allSchdParams
134
135  private val intRfRaddr = Wire(Vec(params.numPregRd(IntData()), UInt(intSchdParams.pregIdxWidth.W)))
136  private val intRfRdata = Wire(Vec(params.numPregRd(IntData()), UInt(intSchdParams.rfDataWidth.W)))
137  private val intRfWen = Wire(Vec(io.fromIntWb.length, Bool()))
138  private val intRfWaddr = Wire(Vec(io.fromIntWb.length, UInt(intSchdParams.pregIdxWidth.W)))
139  private val intRfWdata = Wire(Vec(io.fromIntWb.length, UInt(intSchdParams.rfDataWidth.W)))
140
141  private val vfRfSplitNum = VLEN / XLEN
142  private val vfRfRaddr = Wire(Vec(params.numPregRd(VecData()), UInt(vfSchdParams.pregIdxWidth.W)))
143  private val vfRfRdata = Wire(Vec(params.numPregRd(VecData()), UInt(vfSchdParams.rfDataWidth.W)))
144  private val vfRfWen = Wire(Vec(vfRfSplitNum, Vec(io.fromVfWb.length, Bool())))
145  private val vfRfWaddr = Wire(Vec(io.fromVfWb.length, UInt(vfSchdParams.pregIdxWidth.W)))
146  private val vfRfWdata = Wire(Vec(io.fromVfWb.length, UInt(vfSchdParams.rfDataWidth.W)))
147
148  private val intDebugRead: Option[(Vec[UInt], Vec[UInt])] =
149    if (env.AlwaysBasicDiff || env.EnableDifftest) {
150      Some(Wire(Vec(32, UInt(intSchdParams.pregIdxWidth.W))), Wire(Vec(32, UInt(XLEN.W))))
151    } else { None }
152  private val vfDebugRead: Option[(Vec[UInt], Vec[UInt])] =
153    if (env.AlwaysBasicDiff || env.EnableDifftest) {
154      Some(Wire(Vec(32 + 32 + 1, UInt(vfSchdParams.pregIdxWidth.W))), Wire(Vec(32 + 32 + 1, UInt(VLEN.W))))
155    } else { None }
156
157  private val fpDebugReadData: Option[Vec[UInt]] =
158    if (env.AlwaysBasicDiff || env.EnableDifftest) {
159      Some(Wire(Vec(32, UInt(XLEN.W))))
160    } else { None }
161  private val vecDebugReadData: Option[Vec[UInt]] =
162    if (env.AlwaysBasicDiff || env.EnableDifftest) {
163      Some(Wire(Vec(64, UInt(64.W)))) // v0 = Cat(Vec(1), Vec(0))
164    } else { None }
165  private val vconfigDebugReadData: Option[UInt] =
166    if (env.AlwaysBasicDiff || env.EnableDifftest) {
167      Some(Wire(UInt(64.W)))
168    } else { None }
169
170
171  fpDebugReadData.foreach(_ := vfDebugRead
172    .get._2
173    .slice(0, 32)
174    .map(_(63, 0))
175  ) // fp only used [63, 0]
176  vecDebugReadData.foreach(_ := vfDebugRead
177    .get._2
178    .slice(32, 64)
179    .map(x => Seq(x(63, 0), x(127, 64))).flatten
180  )
181  vconfigDebugReadData.foreach(_ := vfDebugRead
182    .get._2(64)(63, 0)
183  )
184
185  io.debugVconfig := vconfigDebugReadData.get
186
187  IntRegFile("IntRegFile", intSchdParams.numPregs, intRfRaddr, intRfRdata, intRfWen, intRfWaddr, intRfWdata,
188    debugReadAddr = intDebugRead.map(_._1),
189    debugReadData = intDebugRead.map(_._2))
190  VfRegFile("VfRegFile", vfSchdParams.numPregs, vfRfSplitNum, vfRfRaddr, vfRfRdata, vfRfWen, vfRfWaddr, vfRfWdata,
191    debugReadAddr = vfDebugRead.map(_._1),
192    debugReadData = vfDebugRead.map(_._2))
193
194  intRfWaddr := io.fromIntWb.map(_.addr)
195  intRfWdata := io.fromIntWb.map(_.data)
196  intRfWen := io.fromIntWb.map(_.wen)
197
198  for (portIdx <- intRfRaddr.indices) {
199    if (intRFReadArbiter.io.out.isDefinedAt(portIdx))
200      intRfRaddr(portIdx) := intRFReadArbiter.io.out(portIdx).bits.addr
201    else
202      intRfRaddr(portIdx) := 0.U
203  }
204
205  vfRfWaddr := io.fromVfWb.map(_.addr)
206  vfRfWdata := io.fromVfWb.map(_.data)
207  vfRfWen.foreach(_.zip(io.fromVfWb.map(_.wen)).foreach { case (wenSink, wenSource) => wenSink := wenSource } )// Todo: support fp multi-write
208
209  for (portIdx <- vfRfRaddr.indices) {
210    if (vfRFReadArbiter.io.out.isDefinedAt(portIdx))
211      vfRfRaddr(portIdx) := vfRFReadArbiter.io.out(portIdx).bits.addr
212    else
213      vfRfRaddr(portIdx) := 0.U
214  }
215
216  vfRfRaddr(VCONFIG_PORT) := io.vconfigReadPort.addr
217  io.vconfigReadPort.data := vfRfRdata(VCONFIG_PORT)
218
219  intDebugRead.foreach { case (addr, _) =>
220    addr := io.debugIntRat
221  }
222
223  vfDebugRead.foreach { case (addr, _) =>
224    addr := io.debugFpRat ++ io.debugVecRat :+ io.debugVconfigRat
225  }
226  println(s"[DataPath] " +
227    s"has intDebugRead: ${intDebugRead.nonEmpty}, " +
228    s"has vfDebugRead: ${vfDebugRead.nonEmpty}")
229
230  val s1_addrOHs = Reg(MixedVec(
231    fromIQ.map(x => MixedVec(x.map(_.bits.addrOH.cloneType)))
232  ))
233  val s1_toExuValid: MixedVec[MixedVec[Bool]] = Reg(MixedVec(
234    toExu.map(x => MixedVec(x.map(_.valid.cloneType)))
235  ))
236  val s1_toExuData: MixedVec[MixedVec[ExuInput]] = Reg(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.cloneType)))))
237  val s1_toExuReady = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.ready.cloneType))))) // Todo
238  val s1_srcType: MixedVec[MixedVec[Vec[UInt]]] = MixedVecInit(fromIQ.map(x => MixedVecInit(x.map(xx => RegEnable(xx.bits.srcType, xx.fire)))))
239
240  val s1_intPregRData: MixedVec[MixedVec[Vec[UInt]]] = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.src.cloneType)))))
241  val s1_vfPregRData: MixedVec[MixedVec[Vec[UInt]]] = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.src.cloneType)))))
242
243  val rfrPortConfigs = schdParams.map(_.issueBlockParams).flatten.map(_.exuBlockParams.map(_.rfrPortConfigs))
244
245  println(s"[DataPath] s1_intPregRData.flatten.flatten.size: ${s1_intPregRData.flatten.flatten.size}, intRfRdata.size: ${intRfRdata.size}")
246  s1_intPregRData.foreach(_.foreach(_.foreach(_ := 0.U)))
247  s1_intPregRData.zip(rfrPortConfigs).foreach { case (iqRdata, iqCfg) =>
248      iqRdata.zip(iqCfg).foreach { case (iuRdata, iuCfg) =>
249        val realIuCfg = iuCfg.map(x => if(x.size > 1) x.filter(_.isInstanceOf[IntRD]) else x).flatten
250        assert(iuRdata.size == realIuCfg.size, "iuRdata.size != realIuCfg.size")
251        iuRdata.zip(realIuCfg)
252          .filter { case (_, rfrPortConfig) => rfrPortConfig.isInstanceOf[IntRD] }
253          .foreach { case (sink, cfg) => sink := intRfRdata(cfg.port) }
254      }
255  }
256
257  println(s"[DataPath] s1_vfPregRData.flatten.flatten.size: ${s1_vfPregRData.flatten.flatten.size}, vfRfRdata.size: ${vfRfRdata.size}")
258  s1_vfPregRData.foreach(_.foreach(_.foreach(_ := 0.U)))
259  s1_vfPregRData.zip(rfrPortConfigs).foreach{ case(iqRdata, iqCfg) =>
260      iqRdata.zip(iqCfg).foreach{ case(iuRdata, iuCfg) =>
261        val realIuCfg = iuCfg.map(x => if(x.size > 1) x.filter(_.isInstanceOf[VfRD]) else x).flatten
262        assert(iuRdata.size == realIuCfg.size, "iuRdata.size != realIuCfg.size")
263        iuRdata.zip(realIuCfg)
264          .filter { case (_, rfrPortConfig) => rfrPortConfig.isInstanceOf[VfRD] }
265          .foreach { case (sink, cfg) => sink := vfRfRdata(cfg.port) }
266      }
267  }
268
269  for (i <- fromIQ.indices) {
270    for (j <- fromIQ(i).indices) {
271      // IQ(s0) --[Ctrl]--> s1Reg ---------- begin
272      // refs
273      val s1_valid = s1_toExuValid(i)(j)
274      val s1_ready = s1_toExuReady(i)(j)
275      val s1_data = s1_toExuData(i)(j)
276      val s1_addrOH = s1_addrOHs(i)(j)
277      val s0 = fromIQ(i)(j) // s0
278      val notBlock = intRdNotBlock(i)(j) && intWbNotBlock(i)(j) && vfRdNotBlock(i)(j) && vfWbNotBlock(i)(j)
279      val s1_flush = s0.bits.common.robIdx.needFlush(Seq(io.flush, RegNextWithEnable(io.flush)))
280      val s1_cancel = og1FailedVec2(i)(j)
281      when (s0.fire && !s1_flush && notBlock && !s1_cancel) {
282        s1_valid := s0.valid
283        s1_data.fromIssueBundle(s0.bits) // no src data here
284        s1_addrOH := s0.bits.addrOH
285      }.otherwise {
286        s1_valid := false.B
287      }
288      s0.ready := (s1_ready || !s1_valid) && notBlock
289      // IQ(s0) --[Ctrl]--> s1Reg ---------- end
290
291      // IQ(s0) --[Data]--> s1Reg ---------- begin
292      // imm extract
293      when (s0.fire && !s1_flush && notBlock) {
294        if (s1_data.params.immType.nonEmpty && s1_data.src.size > 1) {
295          // rs1 is always int reg, rs2 may be imm
296          when(SrcType.isImm(s0.bits.srcType(1))) {
297            s1_data.src(1) := ImmExtractor(
298              s0.bits.common.imm,
299              s0.bits.immType,
300              s1_data.params.dataBitsMax,
301              s1_data.params.immType.map(_.litValue)
302            )
303          }
304        }
305        if (s1_data.params.hasJmpFu) {
306          when(SrcType.isPc(s0.bits.srcType(0))) {
307            s1_data.src(0) := SignExt(s0.bits.jmp.get.pc, XLEN)
308          }
309        } else if (s1_data.params.hasVecFu) {
310          // Fuck off riscv vector imm!!! Why not src1???
311          when(SrcType.isImm(s0.bits.srcType(0))) {
312            s1_data.src(0) := ImmExtractor(
313              s0.bits.common.imm,
314              s0.bits.immType,
315              s1_data.params.dataBitsMax,
316              s1_data.params.immType.map(_.litValue)
317            )
318          }
319        }
320      }
321      // IQ(s0) --[Data]--> s1Reg ---------- end
322    }
323  }
324
325  private val fromIQFire = fromIQ.map(_.map(_.fire))
326  private val toExuFire = toExu.map(_.map(_.fire))
327  toIQs.zipWithIndex.foreach {
328    case(toIQ, iqIdx) =>
329      toIQ.zipWithIndex.foreach {
330        case (toIU, iuIdx) =>
331          // IU: issue unit
332          val og0resp = toIU.og0resp
333          og0FailedVec2(iqIdx)(iuIdx) := fromIQ(iqIdx)(iuIdx).valid && (!fromIQFire(iqIdx)(iuIdx))
334          og0resp.valid := og0FailedVec2(iqIdx)(iuIdx)
335          og0resp.bits.respType := RSFeedbackType.rfArbitFail
336          og0resp.bits.addrOH := fromIQ(iqIdx)(iuIdx).bits.addrOH
337          og0resp.bits.rfWen := fromIQ(iqIdx)(iuIdx).bits.common.rfWen.getOrElse(false.B)
338          og0resp.bits.fuType := fromIQ(iqIdx)(iuIdx).bits.common.fuType
339
340          val og1resp = toIU.og1resp
341          og1FailedVec2(iqIdx)(iuIdx) := s1_toExuValid(iqIdx)(iuIdx) && !toExuFire(iqIdx)(iuIdx)
342          og1resp.valid := s1_toExuValid(iqIdx)(iuIdx)
343          og1resp.bits.respType := Mux(!og1FailedVec2(iqIdx)(iuIdx),
344            if (toIU.issueQueueParams.isMemAddrIQ) RSFeedbackType.fuUncertain else RSFeedbackType.fuIdle,
345            RSFeedbackType.fuBusy)
346          og1resp.bits.addrOH := s1_addrOHs(iqIdx)(iuIdx)
347          og1resp.bits.rfWen := s1_toExuData(iqIdx)(iuIdx).rfWen.getOrElse(false.B)
348          og1resp.bits.fuType := s1_toExuData(iqIdx)(iuIdx).fuType
349      }
350  }
351
352  io.og0CancelVec.zip(io.og1CancelVec).zipWithIndex.foreach { case ((og0Cancel, og1Cancel), i) =>
353    og0Cancel := fromFlattenIQ(i).valid && !fromFlattenIQ(i).fire
354    og1Cancel := toFlattenExu(i).valid && !toFlattenExu(i).fire
355  }
356
357  for (i <- toExu.indices) {
358    for (j <- toExu(i).indices) {
359      // s1Reg --[Ctrl]--> exu(s1) ---------- begin
360      // refs
361      val sinkData = toExu(i)(j).bits
362      // assign
363      toExu(i)(j).valid := s1_toExuValid(i)(j)
364      s1_toExuReady(i)(j) := toExu(i)(j).ready
365      sinkData := s1_toExuData(i)(j)
366      // s1Reg --[Ctrl]--> exu(s1) ---------- end
367
368      // s1Reg --[Data]--> exu(s1) ---------- begin
369      // data source1: preg read data
370      for (k <- sinkData.src.indices) {
371        val srcDataTypeSet: Set[DataConfig] = sinkData.params.getSrcDataType(k)
372
373        val readRfMap: Seq[(Bool, UInt)] = (Seq(None) :+
374          (if (s1_intPregRData(i)(j).isDefinedAt(k) && srcDataTypeSet.intersect(IntRegSrcDataSet).nonEmpty)
375            Some(SrcType.isXp(s1_srcType(i)(j)(k)) -> s1_intPregRData(i)(j)(k))
376          else None) :+
377          (if (s1_vfPregRData(i)(j).isDefinedAt(k) && srcDataTypeSet.intersect(VfRegSrcDataSet).nonEmpty)
378            Some(SrcType.isVfp(s1_srcType(i)(j)(k))-> s1_vfPregRData(i)(j)(k))
379          else None)
380        ).filter(_.nonEmpty).map(_.get)
381        if (readRfMap.nonEmpty)
382          sinkData.src(k) := Mux1H(readRfMap)
383      }
384
385      // data source2: extracted imm and pc saved in s1Reg
386      if (sinkData.params.immType.nonEmpty && sinkData.src.size > 1) {
387        when(SrcType.isImm(s1_srcType(i)(j)(1))) {
388          sinkData.src(1) := s1_toExuData(i)(j).src(1)
389        }
390      }
391      if (sinkData.params.hasJmpFu) {
392        when(SrcType.isPc(s1_srcType(i)(j)(0))) {
393          sinkData.src(0) := s1_toExuData(i)(j).src(0)
394        }
395      } else if (sinkData.params.hasVecFu) {
396        when(SrcType.isImm(s1_srcType(i)(j)(0))) {
397          sinkData.src(0) := s1_toExuData(i)(j).src(0)
398        }
399      }
400      // s1Reg --[Data]--> exu(s1) ---------- end
401    }
402  }
403
404  if (env.AlwaysBasicDiff || env.EnableDifftest) {
405    val delayedCnt = 2
406    val difftestArchIntRegState = Module(new DifftestArchIntRegState)
407    difftestArchIntRegState.io.clock := clock
408    difftestArchIntRegState.io.coreid := io.hartId
409    difftestArchIntRegState.io.gpr := DelayN(intDebugRead.get._2, delayedCnt)
410
411    val difftestArchFpRegState = Module(new DifftestArchFpRegState)
412    difftestArchFpRegState.io.clock := clock
413    difftestArchFpRegState.io.coreid := io.hartId
414    difftestArchFpRegState.io.fpr := DelayN(fpDebugReadData.get, delayedCnt)
415
416    val difftestArchVecRegState = Module(new DifftestArchVecRegState)
417    difftestArchVecRegState.io.clock := clock
418    difftestArchVecRegState.io.coreid := io.hartId
419    difftestArchVecRegState.io.vpr := DelayN(vecDebugReadData.get, delayedCnt)
420  }
421}
422
423class DataPathIO()(implicit p: Parameters, params: BackendParams) extends XSBundle {
424  // params
425  private val intSchdParams = params.schdParams(IntScheduler())
426  private val vfSchdParams = params.schdParams(VfScheduler())
427  private val memSchdParams = params.schdParams(MemScheduler())
428  private val exuParams = params.allExuParams
429  // bundles
430  val hartId = Input(UInt(8.W))
431
432  val flush: ValidIO[Redirect] = Flipped(ValidIO(new Redirect))
433
434  // Todo: check if this can be removed
435  val vconfigReadPort = new RfReadPort(XLEN, PhyRegIdxWidth)
436
437  val wbConfictRead = Input(MixedVec(params.allSchdParams.map(x => MixedVec(x.issueBlockParams.map(x => x.genWbConflictBundle())))))
438
439  val fromIntIQ: MixedVec[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] =
440    Flipped(MixedVec(intSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle)))
441
442  val fromMemIQ: MixedVec[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] =
443    Flipped(MixedVec(memSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle)))
444
445  val fromVfIQ = Flipped(MixedVec(vfSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle)))
446
447  val toIntIQ = MixedVec(intSchdParams.issueBlockParams.map(_.genOGRespBundle))
448
449  val toMemIQ = MixedVec(memSchdParams.issueBlockParams.map(_.genOGRespBundle))
450
451  val toVfIQ = MixedVec(vfSchdParams.issueBlockParams.map(_.genOGRespBundle))
452
453  val og0CancelVec = Output(ExuVec(backendParams.numExu))
454
455  val og1CancelVec = Output(ExuVec(backendParams.numExu))
456
457  val toIntExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = intSchdParams.genExuInputBundle
458
459  val toFpExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = MixedVec(vfSchdParams.genExuInputBundle)
460
461  val toMemExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = memSchdParams.genExuInputBundle
462
463  val fromIntWb: MixedVec[RfWritePortWithConfig] = MixedVec(params.genIntWriteBackBundle)
464
465  val fromVfWb: MixedVec[RfWritePortWithConfig] = MixedVec(params.genVfWriteBackBundle)
466
467  val fromIntExus = Flipped(intSchdParams.genExuOutputValidBundle)
468
469  val fromVfExus = Flipped(intSchdParams.genExuOutputValidBundle)
470
471  val debugIntRat = Input(Vec(32, UInt(intSchdParams.pregIdxWidth.W)))
472  val debugFpRat = Input(Vec(32, UInt(vfSchdParams.pregIdxWidth.W)))
473  val debugVecRat = Input(Vec(32, UInt(vfSchdParams.pregIdxWidth.W)))
474  val debugVconfigRat = Input(UInt(vfSchdParams.pregIdxWidth.W))
475  val debugVconfig = Output(UInt(XLEN.W))
476
477}
478