1730cfbc0SXuan Hupackage xiangshan.backend.datapath 2730cfbc0SXuan Hu 383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 439c59369SXuan Huimport chisel3._ 5730cfbc0SXuan Huimport chisel3.util._ 683ba63b3SXuan Huimport difftest.{DiffArchFpRegState, DiffArchIntRegState, DiffArchVecRegState, DifftestModule} 7730cfbc0SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 8730cfbc0SXuan Huimport utility._ 939c59369SXuan Huimport utils.SeqUtils._ 10e4e52e7dSsinsanctionimport utils._ 11730cfbc0SXuan Huimport xiangshan._ 12730cfbc0SXuan Huimport xiangshan.backend.BackendParams 1339c59369SXuan Huimport xiangshan.backend.Bundles._ 14f4dcd9fcSsinsanctionimport xiangshan.backend.decode.ImmUnion 15730cfbc0SXuan Huimport xiangshan.backend.datapath.DataConfig._ 16730cfbc0SXuan Huimport xiangshan.backend.datapath.RdConfig._ 1760f0c5aeSxiaofeibaoimport xiangshan.backend.issue.{ImmExtractor, IntScheduler, MemScheduler, VfScheduler, FpScheduler} 18f08a822fSzhanglyGitimport xiangshan.backend.issue.EntryBundles._ 19730cfbc0SXuan Huimport xiangshan.backend.regfile._ 205f80df32Sxiaofeibao-xjtuimport xiangshan.backend.PcToDataPathIO 21a58e75b4Sxiao feibaoimport xiangshan.backend.fu.FuType.is0latency 22730cfbc0SXuan Hu 23730cfbc0SXuan Huclass DataPath(params: BackendParams)(implicit p: Parameters) extends LazyModule { 241ca4a39dSXuan Hu override def shouldBeInlined: Boolean = false 251ca4a39dSXuan Hu 26730cfbc0SXuan Hu private implicit val dpParams: BackendParams = params 27730cfbc0SXuan Hu lazy val module = new DataPathImp(this) 2839c59369SXuan Hu 2939c59369SXuan Hu println(s"[DataPath] Preg Params: ") 3039c59369SXuan Hu println(s"[DataPath] Int R(${params.getRfReadSize(IntData())}), W(${params.getRfWriteSize(IntData())}) ") 3160f0c5aeSxiaofeibao println(s"[DataPath] Fp R(${params.getRfReadSize(FpData())}), W(${params.getRfWriteSize(FpData())}) ") 3239c59369SXuan Hu println(s"[DataPath] Vf R(${params.getRfReadSize(VecData())}), W(${params.getRfWriteSize(VecData())}) ") 33e4e52e7dSsinsanction println(s"[DataPath] V0 R(${params.getRfReadSize(V0Data())}), W(${params.getRfWriteSize(V0Data())}) ") 34e4e52e7dSsinsanction println(s"[DataPath] Vl R(${params.getRfReadSize(VlData())}), W(${params.getRfWriteSize(VlData())}) ") 35730cfbc0SXuan Hu} 36730cfbc0SXuan Hu 37730cfbc0SXuan Huclass DataPathImp(override val wrapper: DataPath)(implicit p: Parameters, params: BackendParams) 38730cfbc0SXuan Hu extends LazyModuleImp(wrapper) with HasXSParameter { 39730cfbc0SXuan Hu 40730cfbc0SXuan Hu val io = IO(new DataPathIO()) 41730cfbc0SXuan Hu 42730cfbc0SXuan Hu private val (fromIntIQ, toIntIQ, toIntExu) = (io.fromIntIQ, io.toIntIQ, io.toIntExu) 4360f0c5aeSxiaofeibao private val (fromFpIQ, toFpIQ, toFpExu) = (io.fromFpIQ, io.toFpIQ, io.toFpExu) 44730cfbc0SXuan Hu private val (fromMemIQ, toMemIQ, toMemExu) = (io.fromMemIQ, io.toMemIQ, io.toMemExu) 4560f0c5aeSxiaofeibao private val (fromVfIQ, toVfIQ, toVfExu ) = (io.fromVfIQ, io.toVfIQ, io.toVecExu) 46730cfbc0SXuan Hu 47e4e52e7dSsinsanction println(s"[DataPath] IntIQ(${fromIntIQ.size}), FpIQ(${fromFpIQ.size}), VecIQ(${fromVfIQ.size}), MemIQ(${fromMemIQ.size})") 48e4e52e7dSsinsanction println(s"[DataPath] IntExu(${fromIntIQ.map(_.size).sum}), FpExu(${fromFpIQ.map(_.size).sum}), VecExu(${fromVfIQ.map(_.size).sum}), MemExu(${fromMemIQ.map(_.size).sum})") 49730cfbc0SXuan Hu 50730cfbc0SXuan Hu // just refences for convience 5160f0c5aeSxiaofeibao private val fromIQ: Seq[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] = (fromIntIQ ++ fromFpIQ ++ fromVfIQ ++ fromMemIQ).toSeq 52730cfbc0SXuan Hu 5360f0c5aeSxiaofeibao private val toIQs = toIntIQ ++ toFpIQ ++ toVfIQ ++ toMemIQ 54730cfbc0SXuan Hu 5560f0c5aeSxiaofeibao private val toExu: Seq[MixedVec[DecoupledIO[ExuInput]]] = (toIntExu ++ toFpExu ++ toVfExu ++ toMemExu).toSeq 56730cfbc0SXuan Hu 5783ba63b3SXuan Hu private val fromFlattenIQ: Seq[DecoupledIO[IssueQueueIssueBundle]] = fromIQ.flatten 5810fe9778SXuan Hu 5910fe9778SXuan Hu private val toFlattenExu: Seq[DecoupledIO[ExuInput]] = toExu.flatten 6010fe9778SXuan Hu 6139c59369SXuan Hu private val intWbBusyArbiter = Module(new IntRFWBCollideChecker(backendParams)) 6260f0c5aeSxiaofeibao private val fpWbBusyArbiter = Module(new FpRFWBCollideChecker(backendParams)) 6339c59369SXuan Hu private val vfWbBusyArbiter = Module(new VfRFWBCollideChecker(backendParams)) 64e4e52e7dSsinsanction private val v0WbBusyArbiter = Module(new V0RFWBCollideChecker(backendParams)) 65e4e52e7dSsinsanction private val vlWbBusyArbiter = Module(new VlRFWBCollideChecker(backendParams)) 66e4e52e7dSsinsanction 6739c59369SXuan Hu private val intRFReadArbiter = Module(new IntRFReadArbiter(backendParams)) 6860f0c5aeSxiaofeibao private val fpRFReadArbiter = Module(new FpRFReadArbiter(backendParams)) 6939c59369SXuan Hu private val vfRFReadArbiter = Module(new VfRFReadArbiter(backendParams)) 70e4e52e7dSsinsanction private val v0RFReadArbiter = Module(new V0RFReadArbiter(backendParams)) 71e4e52e7dSsinsanction private val vlRFReadArbiter = Module(new VlRFReadArbiter(backendParams)) 72730cfbc0SXuan Hu 7383ba63b3SXuan Hu private val og0FailedVec2: MixedVec[Vec[Bool]] = Wire(MixedVec(fromIQ.map(x => Vec(x.size, Bool())).toSeq)) 7483ba63b3SXuan Hu private val og1FailedVec2: MixedVec[Vec[Bool]] = Wire(MixedVec(fromIQ.map(x => Vec(x.size, Bool())).toSeq)) 75c0be7f33SXuan Hu 7639c59369SXuan Hu // port -> win 7783ba63b3SXuan Hu private val intRdArbWinner: Seq2[MixedVec[Bool]] = intRFReadArbiter.io.in.map(_.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq).toSeq 7860f0c5aeSxiaofeibao private val fpRdArbWinner: Seq2[MixedVec[Bool]] = fpRFReadArbiter.io.in.map(_.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq).toSeq 7983ba63b3SXuan Hu private val vfRdArbWinner: Seq2[MixedVec[Bool]] = vfRFReadArbiter.io.in.map(_.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq).toSeq 80e4e52e7dSsinsanction private val v0RdArbWinner: Seq2[MixedVec[Bool]] = v0RFReadArbiter.io.in.map(_.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq).toSeq 81e4e52e7dSsinsanction private val vlRdArbWinner: Seq2[MixedVec[Bool]] = vlRFReadArbiter.io.in.map(_.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq).toSeq 82e4e52e7dSsinsanction 8383ba63b3SXuan Hu private val intWbNotBlock: Seq[MixedVec[Bool]] = intWbBusyArbiter.io.in.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq 842d29d35fSxiaofeibao private val fpWbNotBlock: Seq[MixedVec[Bool]] = fpWbBusyArbiter.io.in.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq 8583ba63b3SXuan Hu private val vfWbNotBlock: Seq[MixedVec[Bool]] = vfWbBusyArbiter.io.in.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq 86e4e52e7dSsinsanction private val v0WbNotBlock: Seq[MixedVec[Bool]] = v0WbBusyArbiter.io.in.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq 87e4e52e7dSsinsanction private val vlWbNotBlock: Seq[MixedVec[Bool]] = vlWbBusyArbiter.io.in.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq 88730cfbc0SXuan Hu 8939c59369SXuan Hu private val intRdNotBlock: Seq2[Bool] = intRdArbWinner.map(_.map(_.asUInt.andR)) 9060f0c5aeSxiaofeibao private val fpRdNotBlock: Seq2[Bool] = fpRdArbWinner.map(_.map(_.asUInt.andR)) 9139c59369SXuan Hu private val vfRdNotBlock: Seq2[Bool] = vfRdArbWinner.map(_.map(_.asUInt.andR)) 92e4e52e7dSsinsanction private val v0RdNotBlock: Seq2[Bool] = v0RdArbWinner.map(_.map(_.asUInt.andR)) 93e4e52e7dSsinsanction private val vlRdNotBlock: Seq2[Bool] = vlRdArbWinner.map(_.map(_.asUInt.andR)) 94730cfbc0SXuan Hu 956017bdcbSsinsanction private val intRFReadReq: Seq3[ValidIO[RfReadPortWithConfig]] = fromIQ.map(x => x.map(xx => xx.bits.getRfReadValidBundle(xx.valid)).toSeq).toSeq 966017bdcbSsinsanction private val fpRFReadReq: Seq3[ValidIO[RfReadPortWithConfig]] = fromIQ.map(x => x.map(xx => xx.bits.getRfReadValidBundle(xx.valid)).toSeq).toSeq 976017bdcbSsinsanction private val vfRFReadReq: Seq3[ValidIO[RfReadPortWithConfig]] = fromIQ.map(x => x.map(xx => xx.bits.getRfReadValidBundle(xx.valid)).toSeq).toSeq 98e4e52e7dSsinsanction private val v0RFReadReq: Seq3[ValidIO[RfReadPortWithConfig]] = fromIQ.map(x => x.map(xx => xx.bits.getRfReadValidBundle(xx.valid)).toSeq).toSeq 99e4e52e7dSsinsanction private val vlRFReadReq: Seq3[ValidIO[RfReadPortWithConfig]] = fromIQ.map(x => x.map(xx => xx.bits.getRfReadValidBundle(xx.valid)).toSeq).toSeq 100e4e52e7dSsinsanction 101ed40f96eSsinsanction private val allDataSources: Seq[Seq[Vec[DataSource]]] = fromIQ.map(x => x.map(xx => xx.bits.common.dataSources).toSeq) 102ed40f96eSsinsanction private val allNumRegSrcs: Seq[Seq[Int]] = fromIQ.map(x => x.map(xx => xx.bits.exuParams.numRegSrc).toSeq) 103b6b11f60SXuan Hu 10439c59369SXuan Hu intRFReadArbiter.io.in.zip(intRFReadReq).zipWithIndex.foreach { case ((arbInSeq2, inRFReadReqSeq2), iqIdx) => 10539c59369SXuan Hu arbInSeq2.zip(inRFReadReqSeq2).zipWithIndex.foreach { case ((arbInSeq, inRFReadReqSeq), exuIdx) => 10639c59369SXuan Hu val srcIndices: Seq[Int] = fromIQ(iqIdx)(exuIdx).bits.exuParams.getRfReadSrcIdx(IntData()) 10739c59369SXuan Hu for (srcIdx <- 0 until fromIQ(iqIdx)(exuIdx).bits.exuParams.numRegSrc) { 10839c59369SXuan Hu if (srcIndices.contains(srcIdx) && inRFReadReqSeq.isDefinedAt(srcIdx)) { 109ed40f96eSsinsanction arbInSeq(srcIdx).valid := inRFReadReqSeq(srcIdx).valid && allDataSources(iqIdx)(exuIdx)(srcIdx).readReg 110c4fc226aSxiaofeibao-xjtu arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr 111ed40f96eSsinsanction// if (allNumRegSrcs(iqIdx)(exuIdx) == 2) { 112ed40f96eSsinsanction// val src0Req = inRFReadReqSeq(0).valid && allDataSources(iqIdx)(exuIdx)(0).readReg 113ed40f96eSsinsanction// val src1Req = inRFReadReqSeq(1).valid && allDataSources(iqIdx)(exuIdx)(1).readReg 11498ad9267Sxiao feibao// if (srcIdx == 0) { 11598ad9267Sxiao feibao// arbInSeq(srcIdx).valid := src0Req || src1Req 11698ad9267Sxiao feibao// arbInSeq(srcIdx).bits.addr := Mux(src1Req && !src0Req, inRFReadReqSeq(1).bits.addr,inRFReadReqSeq(0).bits.addr) 11798ad9267Sxiao feibao// } else { 11898ad9267Sxiao feibao// arbInSeq(srcIdx).valid := src0Req && src1Req 11998ad9267Sxiao feibao// arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr 12098ad9267Sxiao feibao// } 12198ad9267Sxiao feibao// } else { 122ed40f96eSsinsanction// arbInSeq(srcIdx).valid := inRFReadReqSeq(srcIdx).valid && allDataSources(iqIdx)(exuIdx)(srcIdx).readReg 12398ad9267Sxiao feibao// arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr 12498ad9267Sxiao feibao// } 12539c59369SXuan Hu } else { 12639c59369SXuan Hu arbInSeq(srcIdx).valid := false.B 12739c59369SXuan Hu arbInSeq(srcIdx).bits.addr := 0.U 1283fd20becSczw } 12939c59369SXuan Hu } 13039c59369SXuan Hu } 13139c59369SXuan Hu } 13260f0c5aeSxiaofeibao fpRFReadArbiter.io.in.zip(fpRFReadReq).zipWithIndex.foreach { case ((arbInSeq2, inRFReadReqSeq2), iqIdx) => 13360f0c5aeSxiaofeibao arbInSeq2.zip(inRFReadReqSeq2).zipWithIndex.foreach { case ((arbInSeq, inRFReadReqSeq), exuIdx) => 13460f0c5aeSxiaofeibao val srcIndices: Seq[Int] = FpRegSrcDataSet.flatMap(data => fromIQ(iqIdx)(exuIdx).bits.exuParams.getRfReadSrcIdx(data)).toSeq.sorted 13560f0c5aeSxiaofeibao for (srcIdx <- 0 until fromIQ(iqIdx)(exuIdx).bits.exuParams.numRegSrc) { 13660f0c5aeSxiaofeibao if (srcIndices.contains(srcIdx) && inRFReadReqSeq.isDefinedAt(srcIdx)) { 13760f0c5aeSxiaofeibao arbInSeq(srcIdx).valid := inRFReadReqSeq(srcIdx).valid && allDataSources(iqIdx)(exuIdx)(srcIdx).readReg 13860f0c5aeSxiaofeibao arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr 13960f0c5aeSxiaofeibao } else { 14060f0c5aeSxiaofeibao arbInSeq(srcIdx).valid := false.B 14160f0c5aeSxiaofeibao arbInSeq(srcIdx).bits.addr := 0.U 14260f0c5aeSxiaofeibao } 14360f0c5aeSxiaofeibao } 14460f0c5aeSxiaofeibao } 14560f0c5aeSxiaofeibao } 1462e0a7dc5Sfdy 14739c59369SXuan Hu vfRFReadArbiter.io.in.zip(vfRFReadReq).zipWithIndex.foreach { case ((arbInSeq2, inRFReadReqSeq2), iqIdx) => 14839c59369SXuan Hu arbInSeq2.zip(inRFReadReqSeq2).zipWithIndex.foreach { case ((arbInSeq, inRFReadReqSeq), exuIdx) => 149*fbe46a0aSxiaofeibao val srcIndices: Seq[Int] = VecRegSrcDataSet.flatMap(data => fromIQ(iqIdx)(exuIdx).bits.exuParams.getRfReadSrcIdx(data)).toSeq.sorted 15039c59369SXuan Hu for (srcIdx <- 0 until fromIQ(iqIdx)(exuIdx).bits.exuParams.numRegSrc) { 15139c59369SXuan Hu if (srcIndices.contains(srcIdx) && inRFReadReqSeq.isDefinedAt(srcIdx)) { 152ed40f96eSsinsanction arbInSeq(srcIdx).valid := inRFReadReqSeq(srcIdx).valid && allDataSources(iqIdx)(exuIdx)(srcIdx).readReg 15339c59369SXuan Hu arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr 15439c59369SXuan Hu } else { 15539c59369SXuan Hu arbInSeq(srcIdx).valid := false.B 15639c59369SXuan Hu arbInSeq(srcIdx).bits.addr := 0.U 157730cfbc0SXuan Hu } 158730cfbc0SXuan Hu } 15939c59369SXuan Hu } 16039c59369SXuan Hu } 16139c59369SXuan Hu 162e4e52e7dSsinsanction v0RFReadArbiter.io.in.zip(v0RFReadReq).zipWithIndex.foreach { case ((arbInSeq2, inRFReadReqSeq2), iqIdx) => 163e4e52e7dSsinsanction arbInSeq2.zip(inRFReadReqSeq2).zipWithIndex.foreach { case ((arbInSeq, inRFReadReqSeq), exuIdx) => 164e4e52e7dSsinsanction val srcIndices: Seq[Int] = V0RegSrcDataSet.flatMap(data => fromIQ(iqIdx)(exuIdx).bits.exuParams.getRfReadSrcIdx(data)).toSeq.sorted 165e4e52e7dSsinsanction for (srcIdx <- 0 until fromIQ(iqIdx)(exuIdx).bits.exuParams.numRegSrc) { 166e4e52e7dSsinsanction if (srcIndices.contains(srcIdx) && inRFReadReqSeq.isDefinedAt(srcIdx)) { 167e4e52e7dSsinsanction arbInSeq(srcIdx).valid := inRFReadReqSeq(srcIdx).valid && allDataSources(iqIdx)(exuIdx)(srcIdx).readReg 168e4e52e7dSsinsanction arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr 169e4e52e7dSsinsanction } else { 170e4e52e7dSsinsanction arbInSeq(srcIdx).valid := false.B 171e4e52e7dSsinsanction arbInSeq(srcIdx).bits.addr := 0.U 172e4e52e7dSsinsanction } 173e4e52e7dSsinsanction } 174e4e52e7dSsinsanction } 175e4e52e7dSsinsanction } 176e4e52e7dSsinsanction 177e4e52e7dSsinsanction vlRFReadArbiter.io.in.zip(vlRFReadReq).zipWithIndex.foreach { case ((arbInSeq2, inRFReadReqSeq2), iqIdx) => 178e4e52e7dSsinsanction arbInSeq2.zip(inRFReadReqSeq2).zipWithIndex.foreach { case ((arbInSeq, inRFReadReqSeq), exuIdx) => 179e4e52e7dSsinsanction val srcIndices: Seq[Int] = VlRegSrcDataSet.flatMap(data => fromIQ(iqIdx)(exuIdx).bits.exuParams.getRfReadSrcIdx(data)).toSeq.sorted 180e4e52e7dSsinsanction for (srcIdx <- 0 until fromIQ(iqIdx)(exuIdx).bits.exuParams.numRegSrc) { 181e4e52e7dSsinsanction if (srcIndices.contains(srcIdx) && inRFReadReqSeq.isDefinedAt(srcIdx)) { 182e4e52e7dSsinsanction arbInSeq(srcIdx).valid := inRFReadReqSeq(srcIdx).valid && allDataSources(iqIdx)(exuIdx)(srcIdx).readReg 183e4e52e7dSsinsanction arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr 184e4e52e7dSsinsanction } else { 185e4e52e7dSsinsanction arbInSeq(srcIdx).valid := false.B 186e4e52e7dSsinsanction arbInSeq(srcIdx).bits.addr := 0.U 187e4e52e7dSsinsanction } 188e4e52e7dSsinsanction } 189e4e52e7dSsinsanction } 190e4e52e7dSsinsanction } 191e4e52e7dSsinsanction 19283ba63b3SXuan Hu private val intRFWriteReq: Seq2[Bool] = fromIQ.map(x => x.map(xx => xx.valid && xx.bits.common.rfWen.getOrElse(false.B)).toSeq).toSeq 1936017bdcbSsinsanction private val fpRFWriteReq: Seq2[Bool] = fromIQ.map(x => x.map(xx => xx.valid && xx.bits.common.fpWen.getOrElse(false.B)).toSeq).toSeq 1946017bdcbSsinsanction private val vfRFWriteReq: Seq2[Bool] = fromIQ.map(x => x.map(xx => xx.valid && xx.bits.common.vecWen.getOrElse(false.B)).toSeq).toSeq 195e4e52e7dSsinsanction private val v0RFWriteReq: Seq2[Bool] = fromIQ.map(x => x.map(xx => xx.valid && xx.bits.common.v0Wen.getOrElse(false.B)).toSeq).toSeq 196e4e52e7dSsinsanction private val vlRFWriteReq: Seq2[Bool] = fromIQ.map(x => x.map(xx => xx.valid && xx.bits.common.vlWen.getOrElse(false.B)).toSeq).toSeq 19739c59369SXuan Hu 19839c59369SXuan Hu intWbBusyArbiter.io.in.zip(intRFWriteReq).foreach { case (arbInSeq, inRFWriteReqSeq) => 19939c59369SXuan Hu arbInSeq.zip(inRFWriteReqSeq).foreach { case (arbIn, inRFWriteReq) => 20039c59369SXuan Hu arbIn.valid := inRFWriteReq 20139c59369SXuan Hu } 20239c59369SXuan Hu } 20339c59369SXuan Hu 20460f0c5aeSxiaofeibao fpWbBusyArbiter.io.in.zip(fpRFWriteReq).foreach { case (arbInSeq, inRFWriteReqSeq) => 20560f0c5aeSxiaofeibao arbInSeq.zip(inRFWriteReqSeq).foreach { case (arbIn, inRFWriteReq) => 20660f0c5aeSxiaofeibao arbIn.valid := inRFWriteReq 20760f0c5aeSxiaofeibao } 20860f0c5aeSxiaofeibao } 20960f0c5aeSxiaofeibao 21039c59369SXuan Hu vfWbBusyArbiter.io.in.zip(vfRFWriteReq).foreach { case (arbInSeq, inRFWriteReqSeq) => 21139c59369SXuan Hu arbInSeq.zip(inRFWriteReqSeq).foreach { case (arbIn, inRFWriteReq) => 21239c59369SXuan Hu arbIn.valid := inRFWriteReq 21339c59369SXuan Hu } 21439c59369SXuan Hu } 215730cfbc0SXuan Hu 216e4e52e7dSsinsanction v0WbBusyArbiter.io.in.zip(v0RFWriteReq).foreach { case (arbInSeq, inRFWriteReqSeq) => 217e4e52e7dSsinsanction arbInSeq.zip(inRFWriteReqSeq).foreach { case (arbIn, inRFWriteReq) => 218e4e52e7dSsinsanction arbIn.valid := inRFWriteReq 219e4e52e7dSsinsanction } 220e4e52e7dSsinsanction } 221e4e52e7dSsinsanction 222e4e52e7dSsinsanction vlWbBusyArbiter.io.in.zip(vlRFWriteReq).foreach { case (arbInSeq, inRFWriteReqSeq) => 223e4e52e7dSsinsanction arbInSeq.zip(inRFWriteReqSeq).foreach { case (arbIn, inRFWriteReq) => 224e4e52e7dSsinsanction arbIn.valid := inRFWriteReq 225e4e52e7dSsinsanction } 226e4e52e7dSsinsanction } 227e4e52e7dSsinsanction 228730cfbc0SXuan Hu private val intSchdParams = params.schdParams(IntScheduler()) 22960f0c5aeSxiaofeibao private val fpSchdParams = params.schdParams(FpScheduler()) 230730cfbc0SXuan Hu private val vfSchdParams = params.schdParams(VfScheduler()) 231730cfbc0SXuan Hu private val memSchdParams = params.schdParams(MemScheduler()) 232730cfbc0SXuan Hu 233730cfbc0SXuan Hu private val schdParams = params.allSchdParams 234730cfbc0SXuan Hu 235ce95ff3aSsinsanction private val pcReadValid = Wire(chiselTypeOf(io.fromPcTargetMem.fromDataPathValid)) 236ce95ff3aSsinsanction private val pcReadFtqPtr = Wire(chiselTypeOf(io.fromPcTargetMem.fromDataPathFtqPtr)) 237ce95ff3aSsinsanction private val pcReadFtqOffset = Wire(chiselTypeOf(io.fromPcTargetMem.fromDataPathFtqOffset)) 238ce95ff3aSsinsanction private val targetPCRdata = io.fromPcTargetMem.toDataPathTargetPC 239ce95ff3aSsinsanction private val pcRdata = io.fromPcTargetMem.toDataPathPC 24039c59369SXuan Hu private val intRfRaddr = Wire(Vec(params.numPregRd(IntData()), UInt(intSchdParams.pregIdxWidth.W))) 24139c59369SXuan Hu private val intRfRdata = Wire(Vec(params.numPregRd(IntData()), UInt(intSchdParams.rfDataWidth.W))) 242730cfbc0SXuan Hu private val intRfWen = Wire(Vec(io.fromIntWb.length, Bool())) 243730cfbc0SXuan Hu private val intRfWaddr = Wire(Vec(io.fromIntWb.length, UInt(intSchdParams.pregIdxWidth.W))) 244730cfbc0SXuan Hu private val intRfWdata = Wire(Vec(io.fromIntWb.length, UInt(intSchdParams.rfDataWidth.W))) 245730cfbc0SXuan Hu 24660f0c5aeSxiaofeibao private val fpRfRaddr = Wire(Vec(params.numPregRd(FpData()), UInt(fpSchdParams.pregIdxWidth.W))) 24760f0c5aeSxiaofeibao private val fpRfRdata = Wire(Vec(params.numPregRd(FpData()), UInt(fpSchdParams.rfDataWidth.W))) 24860f0c5aeSxiaofeibao private val fpRfWen = Wire(Vec(io.fromFpWb.length, Bool())) 24960f0c5aeSxiaofeibao private val fpRfWaddr = Wire(Vec(io.fromFpWb.length, UInt(fpSchdParams.pregIdxWidth.W))) 25060f0c5aeSxiaofeibao private val fpRfWdata = Wire(Vec(io.fromFpWb.length, UInt(fpSchdParams.rfDataWidth.W))) 25160f0c5aeSxiaofeibao 252730cfbc0SXuan Hu private val vfRfSplitNum = VLEN / XLEN 25339c59369SXuan Hu private val vfRfRaddr = Wire(Vec(params.numPregRd(VecData()), UInt(vfSchdParams.pregIdxWidth.W))) 25439c59369SXuan Hu private val vfRfRdata = Wire(Vec(params.numPregRd(VecData()), UInt(vfSchdParams.rfDataWidth.W))) 255730cfbc0SXuan Hu private val vfRfWen = Wire(Vec(vfRfSplitNum, Vec(io.fromVfWb.length, Bool()))) 256730cfbc0SXuan Hu private val vfRfWaddr = Wire(Vec(io.fromVfWb.length, UInt(vfSchdParams.pregIdxWidth.W))) 257730cfbc0SXuan Hu private val vfRfWdata = Wire(Vec(io.fromVfWb.length, UInt(vfSchdParams.rfDataWidth.W))) 258730cfbc0SXuan Hu 259e4e52e7dSsinsanction private val v0RfSplitNum = VLEN / XLEN 260e4e52e7dSsinsanction private val v0RfRaddr = Wire(Vec(params.numPregRd(V0Data()), UInt(log2Up(V0PhyRegs).W))) 261e4e52e7dSsinsanction private val v0RfRdata = Wire(Vec(params.numPregRd(V0Data()), UInt(V0Data().dataWidth.W))) 262e4e52e7dSsinsanction private val v0RfWen = Wire(Vec(v0RfSplitNum, Vec(io.fromV0Wb.length, Bool()))) 263e4e52e7dSsinsanction private val v0RfWaddr = Wire(Vec(io.fromV0Wb.length, UInt(log2Up(V0PhyRegs).W))) 264e4e52e7dSsinsanction private val v0RfWdata = Wire(Vec(io.fromV0Wb.length, UInt(V0Data().dataWidth.W))) 265e4e52e7dSsinsanction 266e4e52e7dSsinsanction private val vlRfRaddr = Wire(Vec(params.numPregRd(VlData()), UInt(log2Up(VlPhyRegs).W))) 267e4e52e7dSsinsanction private val vlRfRdata = Wire(Vec(params.numPregRd(VlData()), UInt(VlData().dataWidth.W))) 268e4e52e7dSsinsanction private val vlRfWen = Wire(Vec(io.fromVlWb.length, Bool())) 269e4e52e7dSsinsanction private val vlRfWaddr = Wire(Vec(io.fromVlWb.length, UInt(log2Up(VlPhyRegs).W))) 270e4e52e7dSsinsanction private val vlRfWdata = Wire(Vec(io.fromVlWb.length, UInt(VlData().dataWidth.W))) 271e4e52e7dSsinsanction 2725f80df32Sxiaofeibao-xjtu val pcReadFtqPtrFormIQ = fromIntIQ.flatten.filter(x => x.bits.exuParams.needPc) 2735f80df32Sxiaofeibao-xjtu assert(pcReadFtqPtrFormIQ.size == pcReadFtqPtr.size, s"pcReadFtqPtrFormIQ.size ${pcReadFtqPtrFormIQ.size} not equal pcReadFtqPtr.size ${pcReadFtqPtr.size}") 274ce95ff3aSsinsanction pcReadValid.zip(pcReadFtqPtrFormIQ.map(_.valid)).map(x => x._1 := x._2) 2755f80df32Sxiaofeibao-xjtu pcReadFtqPtr.zip(pcReadFtqPtrFormIQ.map(_.bits.common.ftqIdx.get)).map(x => x._1 := x._2) 2765f80df32Sxiaofeibao-xjtu pcReadFtqOffset.zip(pcReadFtqPtrFormIQ.map(_.bits.common.ftqOffset.get)).map(x => x._1 := x._2) 277ce95ff3aSsinsanction io.fromPcTargetMem.fromDataPathValid := pcReadValid 278ce95ff3aSsinsanction io.fromPcTargetMem.fromDataPathFtqPtr := pcReadFtqPtr 279ce95ff3aSsinsanction io.fromPcTargetMem.fromDataPathFtqOffset := pcReadFtqOffset 28081535d7bSsinsanction 281730cfbc0SXuan Hu private val intDebugRead: Option[(Vec[UInt], Vec[UInt])] = 282e4e52e7dSsinsanction OptionWrapper(env.AlwaysBasicDiff || env.EnableDifftest, (Wire(Vec(32, UInt(intSchdParams.pregIdxWidth.W))), Wire(Vec(32, UInt(XLEN.W))))) 28360f0c5aeSxiaofeibao private val fpDebugRead: Option[(Vec[UInt], Vec[UInt])] = 284e4e52e7dSsinsanction OptionWrapper(env.AlwaysBasicDiff || env.EnableDifftest, (Wire(Vec(32, UInt(fpSchdParams.pregIdxWidth.W))), Wire(Vec(32, UInt(XLEN.W))))) 285730cfbc0SXuan Hu private val vfDebugRead: Option[(Vec[UInt], Vec[UInt])] = 286e4e52e7dSsinsanction OptionWrapper(env.AlwaysBasicDiff || env.EnableDifftest, (Wire(Vec(31, UInt(vfSchdParams.pregIdxWidth.W))), Wire(Vec(31, UInt(VLEN.W))))) 287e4e52e7dSsinsanction private val v0DebugRead: Option[(Vec[UInt], Vec[UInt])] = 288e4e52e7dSsinsanction OptionWrapper(env.AlwaysBasicDiff || env.EnableDifftest, (Wire(Vec(1, UInt(log2Up(V0PhyRegs).W))), Wire(Vec(1, UInt(V0Data().dataWidth.W))))) 289e4e52e7dSsinsanction private val vlDebugRead: Option[(Vec[UInt], Vec[UInt])] = 290e4e52e7dSsinsanction OptionWrapper(env.AlwaysBasicDiff || env.EnableDifftest, (Wire(Vec(1, UInt(log2Up(VlPhyRegs).W))), Wire(Vec(1, UInt(VlData().dataWidth.W))))) 291730cfbc0SXuan Hu 292730cfbc0SXuan Hu private val fpDebugReadData: Option[Vec[UInt]] = 293e4e52e7dSsinsanction OptionWrapper(env.AlwaysBasicDiff || env.EnableDifftest, Wire(Vec(32, UInt(XLEN.W)))) 294730cfbc0SXuan Hu private val vecDebugReadData: Option[Vec[UInt]] = 295e4e52e7dSsinsanction OptionWrapper(env.AlwaysBasicDiff || env.EnableDifftest, Wire(Vec(64, UInt(64.W)))) // v0 = Cat(Vec(1), Vec(0)) 296e4e52e7dSsinsanction private val vlDebugReadData: Option[UInt] = 297e4e52e7dSsinsanction OptionWrapper(env.AlwaysBasicDiff || env.EnableDifftest, Wire(UInt(VlData().dataWidth.W))) 298e2e5f6b0SXuan Hu 299730cfbc0SXuan Hu 3004f3e7e73SZiyue Zhang fpDebugReadData.foreach(_ := fpDebugRead 301730cfbc0SXuan Hu .get._2 302730cfbc0SXuan Hu .slice(0, 32) 303730cfbc0SXuan Hu .map(_(63, 0)) 304730cfbc0SXuan Hu ) // fp only used [63, 0] 305e4e52e7dSsinsanction vecDebugReadData.foreach(_ := 306e4e52e7dSsinsanction v0DebugRead 307730cfbc0SXuan Hu .get._2 308e4e52e7dSsinsanction .slice(0, 1) 309e4e52e7dSsinsanction .map(x => Seq(x(63, 0), x(127, 64))).flatten ++ 310e4e52e7dSsinsanction vfDebugRead 311e4e52e7dSsinsanction .get._2 312e4e52e7dSsinsanction .slice(0, 31) 313730cfbc0SXuan Hu .map(x => Seq(x(63, 0), x(127, 64))).flatten 314730cfbc0SXuan Hu ) 315e4e52e7dSsinsanction vlDebugReadData.foreach(_ := vlDebugRead 316e4e52e7dSsinsanction .get._2(0) 317e2e5f6b0SXuan Hu ) 318730cfbc0SXuan Hu 319e4e52e7dSsinsanction io.debugVl.foreach(_ := vlDebugReadData.get) 320a8db15d8Sfdy 321730cfbc0SXuan Hu IntRegFile("IntRegFile", intSchdParams.numPregs, intRfRaddr, intRfRdata, intRfWen, intRfWaddr, intRfWdata, 3223f1b0da5Sxiaofeibao bankNum = 1, 323730cfbc0SXuan Hu debugReadAddr = intDebugRead.map(_._1), 324e4e52e7dSsinsanction debugReadData = intDebugRead.map(_._2) 325e4e52e7dSsinsanction ) 32660f0c5aeSxiaofeibao FpRegFile("FpRegFile", fpSchdParams.numPregs, fpRfRaddr, fpRfRdata, fpRfWen, fpRfWaddr, fpRfWdata, 32760f0c5aeSxiaofeibao bankNum = 1, 32860f0c5aeSxiaofeibao debugReadAddr = fpDebugRead.map(_._1), 329e4e52e7dSsinsanction debugReadData = fpDebugRead.map(_._2) 330e4e52e7dSsinsanction ) 331730cfbc0SXuan Hu VfRegFile("VfRegFile", vfSchdParams.numPregs, vfRfSplitNum, vfRfRaddr, vfRfRdata, vfRfWen, vfRfWaddr, vfRfWdata, 332730cfbc0SXuan Hu debugReadAddr = vfDebugRead.map(_._1), 333e4e52e7dSsinsanction debugReadData = vfDebugRead.map(_._2) 334e4e52e7dSsinsanction ) 335e4e52e7dSsinsanction VfRegFile("V0RegFile", V0PhyRegs, v0RfSplitNum, v0RfRaddr, v0RfRdata, v0RfWen, v0RfWaddr, v0RfWdata, 336e4e52e7dSsinsanction debugReadAddr = v0DebugRead.map(_._1), 337e4e52e7dSsinsanction debugReadData = v0DebugRead.map(_._2) 338e4e52e7dSsinsanction ) 339e4e52e7dSsinsanction FpRegFile("VlRegFile", VlPhyRegs, vlRfRaddr, vlRfRdata, vlRfWen, vlRfWaddr, vlRfWdata, 340e4e52e7dSsinsanction bankNum = 1, 341e4e52e7dSsinsanction debugReadAddr = vlDebugRead.map(_._1), 342e4e52e7dSsinsanction debugReadData = vlDebugRead.map(_._2) 343e4e52e7dSsinsanction ) 344730cfbc0SXuan Hu 3453f1b0da5Sxiaofeibao intRfWaddr := io.fromIntWb.map(x => RegEnable(x.addr, x.wen)).toSeq 3463f1b0da5Sxiaofeibao intRfWdata := io.fromIntWb.map(x => RegEnable(x.data, x.wen)).toSeq 3473f1b0da5Sxiaofeibao intRfWen := RegNext(VecInit(io.fromIntWb.map(_.wen).toSeq)) 348730cfbc0SXuan Hu 34939c59369SXuan Hu for (portIdx <- intRfRaddr.indices) { 35039c59369SXuan Hu if (intRFReadArbiter.io.out.isDefinedAt(portIdx)) 35139c59369SXuan Hu intRfRaddr(portIdx) := intRFReadArbiter.io.out(portIdx).bits.addr 35239c59369SXuan Hu else 35339c59369SXuan Hu intRfRaddr(portIdx) := 0.U 35439c59369SXuan Hu } 355730cfbc0SXuan Hu 3563f1b0da5Sxiaofeibao fpRfWaddr := io.fromFpWb.map(x => RegEnable(x.addr, x.wen)).toSeq 3573f1b0da5Sxiaofeibao fpRfWdata := io.fromFpWb.map(x => RegEnable(x.data, x.wen)).toSeq 3583f1b0da5Sxiaofeibao fpRfWen := RegNext(VecInit(io.fromFpWb.map(_.wen).toSeq)) 35960f0c5aeSxiaofeibao 36060f0c5aeSxiaofeibao for (portIdx <- fpRfRaddr.indices) { 36160f0c5aeSxiaofeibao if (fpRFReadArbiter.io.out.isDefinedAt(portIdx)) 36260f0c5aeSxiaofeibao fpRfRaddr(portIdx) := fpRFReadArbiter.io.out(portIdx).bits.addr 36360f0c5aeSxiaofeibao else 36460f0c5aeSxiaofeibao fpRfRaddr(portIdx) := 0.U 36560f0c5aeSxiaofeibao } 36660f0c5aeSxiaofeibao 3674fa640e4Ssinsanction vfRfWaddr := io.fromVfWb.map(x => RegEnable(x.addr, x.wen)).toSeq 3684fa640e4Ssinsanction vfRfWdata := io.fromVfWb.map(x => RegEnable(x.data, x.wen)).toSeq 369e4e52e7dSsinsanction vfRfWen.foreach(_.zip(io.fromVfWb.map(x => RegNext(x.wen))).foreach { case (wenSink, wenSource) => wenSink := wenSource } ) 370730cfbc0SXuan Hu 37139c59369SXuan Hu for (portIdx <- vfRfRaddr.indices) { 37239c59369SXuan Hu if (vfRFReadArbiter.io.out.isDefinedAt(portIdx)) 37339c59369SXuan Hu vfRfRaddr(portIdx) := vfRFReadArbiter.io.out(portIdx).bits.addr 37439c59369SXuan Hu else 37539c59369SXuan Hu vfRfRaddr(portIdx) := 0.U 37639c59369SXuan Hu } 37739c59369SXuan Hu 378e4e52e7dSsinsanction v0RfWaddr := io.fromV0Wb.map(_.addr).toSeq 379e4e52e7dSsinsanction v0RfWdata := io.fromV0Wb.map(_.data).toSeq 380e4e52e7dSsinsanction v0RfWen.foreach(_.zip(io.fromV0Wb.map(_.wen)).foreach { case (wenSink, wenSource) => wenSink := wenSource } ) 381e4e52e7dSsinsanction 382e4e52e7dSsinsanction for (portIdx <- v0RfRaddr.indices) { 383e4e52e7dSsinsanction if (v0RFReadArbiter.io.out.isDefinedAt(portIdx)) 384e4e52e7dSsinsanction v0RfRaddr(portIdx) := v0RFReadArbiter.io.out(portIdx).bits.addr 385e4e52e7dSsinsanction else 386e4e52e7dSsinsanction v0RfRaddr(portIdx) := 0.U 387e4e52e7dSsinsanction } 388e4e52e7dSsinsanction 389e4e52e7dSsinsanction vlRfWaddr := io.fromVlWb.map(_.addr).toSeq 390e4e52e7dSsinsanction vlRfWdata := io.fromVlWb.map(_.data).toSeq 391e4e52e7dSsinsanction vlRfWen := io.fromVlWb.map(_.wen).toSeq 392e4e52e7dSsinsanction 393e4e52e7dSsinsanction for (portIdx <- vlRfRaddr.indices) { 394e4e52e7dSsinsanction if (vlRFReadArbiter.io.out.isDefinedAt(portIdx)) 395e4e52e7dSsinsanction vlRfRaddr(portIdx) := vlRFReadArbiter.io.out(portIdx).bits.addr 396e4e52e7dSsinsanction else 397e4e52e7dSsinsanction vlRfRaddr(portIdx) := 0.U 398e4e52e7dSsinsanction } 399e4e52e7dSsinsanction 400730cfbc0SXuan Hu 401730cfbc0SXuan Hu intDebugRead.foreach { case (addr, _) => 402b7d9e8d5Sxiaofeibao-xjtu addr := io.debugIntRat.get 403730cfbc0SXuan Hu } 404730cfbc0SXuan Hu 4054f3e7e73SZiyue Zhang fpDebugRead.foreach { case (addr, _) => 4064f3e7e73SZiyue Zhang addr := io.debugFpRat.get 4074f3e7e73SZiyue Zhang } 4084f3e7e73SZiyue Zhang 409730cfbc0SXuan Hu vfDebugRead.foreach { case (addr, _) => 410e4e52e7dSsinsanction addr := io.debugVecRat.get 411730cfbc0SXuan Hu } 412e4e52e7dSsinsanction v0DebugRead.foreach { case (addr, _) => 413e4e52e7dSsinsanction addr := VecInit(io.debugV0Rat.get) 414e4e52e7dSsinsanction } 415e4e52e7dSsinsanction vlDebugRead.foreach { case (addr, _) => 416e4e52e7dSsinsanction addr := VecInit(io.debugVlRat.get) 417e4e52e7dSsinsanction } 418e4e52e7dSsinsanction 419730cfbc0SXuan Hu println(s"[DataPath] " + 420730cfbc0SXuan Hu s"has intDebugRead: ${intDebugRead.nonEmpty}, " + 421e4e52e7dSsinsanction s"has fpDebugRead: ${fpDebugRead.nonEmpty}, " + 422e4e52e7dSsinsanction s"has vecDebugRead: ${vfDebugRead.nonEmpty}, " + 423e4e52e7dSsinsanction s"has v0DebugRead: ${v0DebugRead.nonEmpty}, " + 424e4e52e7dSsinsanction s"has vlDebugRead: ${vlDebugRead.nonEmpty}") 425730cfbc0SXuan Hu 426730cfbc0SXuan Hu val s1_addrOHs = Reg(MixedVec( 42783ba63b3SXuan Hu fromIQ.map(x => MixedVec(x.map(_.bits.addrOH.cloneType).toSeq)).toSeq 428730cfbc0SXuan Hu )) 429730cfbc0SXuan Hu val s1_toExuValid: MixedVec[MixedVec[Bool]] = Reg(MixedVec( 43083ba63b3SXuan Hu toExu.map(x => MixedVec(x.map(_.valid.cloneType).toSeq)).toSeq 431730cfbc0SXuan Hu )) 43283ba63b3SXuan Hu val s1_toExuData: MixedVec[MixedVec[ExuInput]] = Reg(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.cloneType).toSeq)).toSeq)) 43366f72636Sxiaofeibao-xjtu val s1_immInfo = Reg(MixedVec(toExu.map(x => MixedVec(x.map(x => new ImmInfo).toSeq)).toSeq)) 4343e7f92e5SsinceforYy s1_immInfo.zip(fromIQ).map { case (s1Vec, s0Vec) => 43566f72636Sxiaofeibao-xjtu s1Vec.zip(s0Vec).map { case (s1, s0) => 43641dbbdfdSsinceforYy s1.imm := Mux(s0.valid, s0.bits.common.imm, s1.imm) 43741dbbdfdSsinceforYy s1.immType := Mux(s0.valid, s0.bits.immType, s1.immType) 43866f72636Sxiaofeibao-xjtu } 43966f72636Sxiaofeibao-xjtu } 440712a039eSxiaofeibao-xjtu io.og1ImmInfo.zip(s1_immInfo.flatten).map{ case(out, reg) => 441712a039eSxiaofeibao-xjtu out := reg 442712a039eSxiaofeibao-xjtu } 4435f80df32Sxiaofeibao-xjtu val s1_toExuReady = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.ready.cloneType).toSeq)))) 4445f80df32Sxiaofeibao-xjtu val s1_srcType: MixedVec[MixedVec[Vec[UInt]]] = MixedVecInit(fromIQ.map(x => MixedVecInit(x.map(xx => RegEnable(xx.bits.srcType, xx.fire)).toSeq))) 445730cfbc0SXuan Hu 4465f80df32Sxiaofeibao-xjtu val s1_intPregRData: MixedVec[MixedVec[Vec[UInt]]] = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.src.cloneType).toSeq)))) 44730f9248dSxiaofeibao val s1_fpPregRData: MixedVec[MixedVec[Vec[UInt]]] = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.src.cloneType).toSeq)))) 4485f80df32Sxiaofeibao-xjtu val s1_vfPregRData: MixedVec[MixedVec[Vec[UInt]]] = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.src.cloneType).toSeq)))) 449e4e52e7dSsinsanction val s1_v0PregRData: MixedVec[MixedVec[Vec[UInt]]] = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.src.cloneType).toSeq)))) 450e4e52e7dSsinsanction val s1_vlPregRData: MixedVec[MixedVec[Vec[UInt]]] = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.src.cloneType).toSeq)))) 451730cfbc0SXuan Hu 452730cfbc0SXuan Hu val rfrPortConfigs = schdParams.map(_.issueBlockParams).flatten.map(_.exuBlockParams.map(_.rfrPortConfigs)) 453730cfbc0SXuan Hu 454730cfbc0SXuan Hu println(s"[DataPath] s1_intPregRData.flatten.flatten.size: ${s1_intPregRData.flatten.flatten.size}, intRfRdata.size: ${intRfRdata.size}") 455730cfbc0SXuan Hu s1_intPregRData.foreach(_.foreach(_.foreach(_ := 0.U))) 456730cfbc0SXuan Hu s1_intPregRData.zip(rfrPortConfigs).foreach { case (iqRdata, iqCfg) => 457730cfbc0SXuan Hu iqRdata.zip(iqCfg).foreach { case (iuRdata, iuCfg) => 458efb7c319Sxiaofeibao val realIuCfg = iuCfg.map(x => x.filter(_.isInstanceOf[IntRD])).flatten 459730cfbc0SXuan Hu iuRdata.zip(realIuCfg) 460730cfbc0SXuan Hu .filter { case (_, rfrPortConfig) => rfrPortConfig.isInstanceOf[IntRD] } 461730cfbc0SXuan Hu .foreach { case (sink, cfg) => sink := intRfRdata(cfg.port) } 462730cfbc0SXuan Hu } 463730cfbc0SXuan Hu } 464730cfbc0SXuan Hu 46530f9248dSxiaofeibao println(s"[DataPath] s1_fpPregRData.flatten.flatten.size: ${s1_fpPregRData.flatten.flatten.size}, fpRfRdata.size: ${fpRfRdata.size}") 46630f9248dSxiaofeibao s1_fpPregRData.foreach(_.foreach(_.foreach(_ := 0.U))) 46730f9248dSxiaofeibao s1_fpPregRData.zip(rfrPortConfigs).foreach { case (iqRdata, iqCfg) => 46830f9248dSxiaofeibao iqRdata.zip(iqCfg).foreach { case (iuRdata, iuCfg) => 469efb7c319Sxiaofeibao val realIuCfg = iuCfg.map(x => x.filter(_.isInstanceOf[FpRD])).flatten 47030f9248dSxiaofeibao iuRdata.zip(realIuCfg) 47130f9248dSxiaofeibao .filter { case (_, rfrPortConfig) => rfrPortConfig.isInstanceOf[FpRD] } 47230f9248dSxiaofeibao .foreach { case (sink, cfg) => sink := fpRfRdata(cfg.port) } 47330f9248dSxiaofeibao } 47430f9248dSxiaofeibao } 47530f9248dSxiaofeibao 476730cfbc0SXuan Hu println(s"[DataPath] s1_vfPregRData.flatten.flatten.size: ${s1_vfPregRData.flatten.flatten.size}, vfRfRdata.size: ${vfRfRdata.size}") 477730cfbc0SXuan Hu s1_vfPregRData.foreach(_.foreach(_.foreach(_ := 0.U))) 478730cfbc0SXuan Hu s1_vfPregRData.zip(rfrPortConfigs).foreach{ case(iqRdata, iqCfg) => 479730cfbc0SXuan Hu iqRdata.zip(iqCfg).foreach{ case(iuRdata, iuCfg) => 480efb7c319Sxiaofeibao val realIuCfg = iuCfg.map(x => x.filter(_.isInstanceOf[VfRD])).flatten 481730cfbc0SXuan Hu iuRdata.zip(realIuCfg) 482730cfbc0SXuan Hu .filter { case (_, rfrPortConfig) => rfrPortConfig.isInstanceOf[VfRD] } 483730cfbc0SXuan Hu .foreach { case (sink, cfg) => sink := vfRfRdata(cfg.port) } 484730cfbc0SXuan Hu } 485730cfbc0SXuan Hu } 486730cfbc0SXuan Hu 487e4e52e7dSsinsanction println(s"[DataPath] s1_v0PregRData.flatten.flatten.size: ${s1_v0PregRData.flatten.flatten.size}, v0RfRdata.size: ${v0RfRdata.size}") 488e4e52e7dSsinsanction s1_v0PregRData.foreach(_.foreach(_.foreach(_ := 0.U))) 489e4e52e7dSsinsanction s1_v0PregRData.zip(rfrPortConfigs).foreach{ case(iqRdata, iqCfg) => 490e4e52e7dSsinsanction iqRdata.zip(iqCfg).foreach{ case(iuRdata, iuCfg) => 491e4e52e7dSsinsanction val realIuCfg = iuCfg.map(x => x.filter(_.isInstanceOf[V0RD])).flatten 492e4e52e7dSsinsanction iuRdata.zip(realIuCfg) 493e4e52e7dSsinsanction .filter { case (_, rfrPortConfig) => rfrPortConfig.isInstanceOf[V0RD] } 494e4e52e7dSsinsanction .foreach { case (sink, cfg) => sink := v0RfRdata(cfg.port) } 495e4e52e7dSsinsanction } 496e4e52e7dSsinsanction } 497e4e52e7dSsinsanction 498e4e52e7dSsinsanction println(s"[DataPath] s1_vlPregRData.flatten.flatten.size: ${s1_vlPregRData.flatten.flatten.size}, vlRfRdata.size: ${vlRfRdata.size}") 499e4e52e7dSsinsanction s1_vlPregRData.foreach(_.foreach(_.foreach(_ := 0.U))) 500e4e52e7dSsinsanction s1_vlPregRData.zip(rfrPortConfigs).foreach{ case(iqRdata, iqCfg) => 501e4e52e7dSsinsanction iqRdata.zip(iqCfg).foreach{ case(iuRdata, iuCfg) => 502e4e52e7dSsinsanction val realIuCfg = iuCfg.map(x => x.filter(_.isInstanceOf[VlRD])).flatten 503e4e52e7dSsinsanction iuRdata.zip(realIuCfg) 504e4e52e7dSsinsanction .filter { case (_, rfrPortConfig) => rfrPortConfig.isInstanceOf[VlRD] } 505e4e52e7dSsinsanction .foreach { case (sink, cfg) => sink := vlRfRdata(cfg.port) } 506e4e52e7dSsinsanction } 507e4e52e7dSsinsanction } 508e4e52e7dSsinsanction 509a58e75b4Sxiao feibao val og0_cancel_no_load = VecInit(og0FailedVec2.flatten.zip(params.allExuParams).filter(!_._2.hasLoadFu).map(_._1).toSeq) 510a58e75b4Sxiao feibao val exuParamsNoLoad = fromIQ.flatten.zip(params.allExuParams).filter(!_._2.hasLoadFu) 511a58e75b4Sxiao feibao val is_0latency = Wire(Vec(og0_cancel_no_load.size, Bool())) 512a58e75b4Sxiao feibao is_0latency := exuParamsNoLoad.map(x => is0latency(x._1.bits.common.fuType)) 513a58e75b4Sxiao feibao val og0_cancel_delay = RegNext(VecInit(og0_cancel_no_load.zip(is_0latency).map(x => x._1 && x._2))) 514a58e75b4Sxiao feibao val isVfScheduler = VecInit(exuParamsNoLoad.map(x => x._2.schdType.isInstanceOf[VfScheduler].B)) 515a58e75b4Sxiao feibao val og0_cancel_delay_for_mem = VecInit(og0_cancel_delay.zip(isVfScheduler).map(x => x._1 && !x._2)) 516730cfbc0SXuan Hu for (i <- fromIQ.indices) { 517730cfbc0SXuan Hu for (j <- fromIQ(i).indices) { 518730cfbc0SXuan Hu // IQ(s0) --[Ctrl]--> s1Reg ---------- begin 519730cfbc0SXuan Hu // refs 520730cfbc0SXuan Hu val s1_valid = s1_toExuValid(i)(j) 521730cfbc0SXuan Hu val s1_ready = s1_toExuReady(i)(j) 522730cfbc0SXuan Hu val s1_data = s1_toExuData(i)(j) 523730cfbc0SXuan Hu val s1_addrOH = s1_addrOHs(i)(j) 524730cfbc0SXuan Hu val s0 = fromIQ(i)(j) // s0 525c4fc226aSxiaofeibao-xjtu 526c4fc226aSxiaofeibao-xjtu val srcNotBlock = Wire(Bool()) 527e4e52e7dSsinsanction srcNotBlock := s0.bits.common.dataSources.zip(intRdArbWinner(i)(j) zip fpRdArbWinner(i)(j) zip vfRdArbWinner(i)(j) zip v0RdArbWinner(i)(j) zip vlRdArbWinner(i)(j)).map { 528e4e52e7dSsinsanction case (source, ((((win_int, win_fp), win_vf), win_v0), win_vl)) => 529e4e52e7dSsinsanction !source.readReg || win_int && win_fp && win_vf && win_v0 && win_vl 530670870b3SXuan Hu }.fold(true.B)(_ && _) 53198ad9267Sxiao feibao// if (fromIQ(i)(j).bits.exuParams.schdType.isInstanceOf[IntScheduler] && (fromIQ(i)(j).bits.exuParams.numRegSrc == 2)) { 53298ad9267Sxiao feibao// val src0VfBlock = s0.bits.common.dataSources(0).readReg && !vfRdArbWinner(i)(j)(0) 53398ad9267Sxiao feibao// val src1VfBlock = s0.bits.common.dataSources(1).readReg && !vfRdArbWinner(i)(j)(1) 53498ad9267Sxiao feibao// val src1IntBlock = s0.bits.common.dataSources(0).readReg && s0.bits.common.dataSources(1).readReg && !intRdArbWinner(i)(j)(1) 53598ad9267Sxiao feibao// val src0IntBlock = (s0.bits.common.dataSources(0).readReg || s0.bits.common.dataSources(1).readReg) && !intRdArbWinner(i)(j)(0) 53698ad9267Sxiao feibao// srcNotBlock := !src0VfBlock && !src1VfBlock && !src1IntBlock && !src0IntBlock 53798ad9267Sxiao feibao// } 538e4e52e7dSsinsanction val notBlock = srcNotBlock && intWbNotBlock(i)(j) && fpWbNotBlock(i)(j) && vfWbNotBlock(i)(j) && v0WbNotBlock(i)(j) && vlWbNotBlock(i)(j) 539730cfbc0SXuan Hu val s1_flush = s0.bits.common.robIdx.needFlush(Seq(io.flush, RegNextWithEnable(io.flush))) 540c0be7f33SXuan Hu val s1_cancel = og1FailedVec2(i)(j) 541e5feb625Sxiaofeibao-xjtu val s0_cancel = Wire(Bool()) 542a58e75b4Sxiao feibao val og0_cancel_delay_need = if (s0.bits.exuParams.schdType.isInstanceOf[MemScheduler]) og0_cancel_delay_for_mem else og0_cancel_delay 543e5feb625Sxiaofeibao-xjtu if (s0.bits.exuParams.isIQWakeUpSink) { 544e5feb625Sxiaofeibao-xjtu val exuOHNoLoad = s0.bits.common.l1ExuOH.get.map(x => x.asTypeOf(Vec(x.getWidth, Bool())).zip(params.allExuParams).filter(!_._2.hasLoadFu).map(_._1)) 545e5feb625Sxiaofeibao-xjtu s0_cancel := exuOHNoLoad.zip(s0.bits.common.dataSources).map{ 546a58e75b4Sxiao feibao case (exuOH, dataSource) => (VecInit(exuOH).asUInt & og0_cancel_delay_need.asUInt).orR && dataSource.readForward 547e5feb625Sxiaofeibao-xjtu }.reduce(_ || _) && s0.valid 548e5feb625Sxiaofeibao-xjtu } else s0_cancel := false.B 549e5feb625Sxiaofeibao-xjtu val s0_ldCancel = LoadShouldCancel(s0.bits.common.loadDependency, io.ldCancel) 550e5feb625Sxiaofeibao-xjtu when (s0.fire && !s1_flush && notBlock && !s1_cancel && !s0_ldCancel && !s0_cancel) { 551730cfbc0SXuan Hu s1_valid := s0.valid 552730cfbc0SXuan Hu s1_data.fromIssueBundle(s0.bits) // no src data here 55398ad9267Sxiao feibao// if (fromIQ(i)(j).bits.exuParams.schdType.isInstanceOf[IntScheduler] && (fromIQ(i)(j).bits.exuParams.numRegSrc == 2)) { 55498ad9267Sxiao feibao// s1_data.dataSources(1).value := Mux(!s0.bits.common.dataSources(0).readReg && s0.bits.common.dataSources(1).readReg, DataSource.anotherReg, s0.bits.common.dataSources(1).value) 55598ad9267Sxiao feibao// } 556730cfbc0SXuan Hu s1_addrOH := s0.bits.addrOH 557730cfbc0SXuan Hu }.otherwise { 558730cfbc0SXuan Hu s1_valid := false.B 559730cfbc0SXuan Hu } 560e5feb625Sxiaofeibao-xjtu s0.ready := (s1_ready || !s1_valid) && notBlock && !s1_cancel && !s0_ldCancel && !s0_cancel 561730cfbc0SXuan Hu // IQ(s0) --[Ctrl]--> s1Reg ---------- end 562730cfbc0SXuan Hu } 563730cfbc0SXuan Hu } 564730cfbc0SXuan Hu 565ea0f92d8Sczw private val fromIQFire = fromIQ.map(_.map(_.fire)) 566ea0f92d8Sczw private val toExuFire = toExu.map(_.map(_.fire)) 567730cfbc0SXuan Hu toIQs.zipWithIndex.foreach { 568730cfbc0SXuan Hu case(toIQ, iqIdx) => 569730cfbc0SXuan Hu toIQ.zipWithIndex.foreach { 570730cfbc0SXuan Hu case (toIU, iuIdx) => 571730cfbc0SXuan Hu // IU: issue unit 572730cfbc0SXuan Hu val og0resp = toIU.og0resp 573c0be7f33SXuan Hu og0FailedVec2(iqIdx)(iuIdx) := fromIQ(iqIdx)(iuIdx).valid && (!fromIQFire(iqIdx)(iuIdx)) 574c0be7f33SXuan Hu og0resp.valid := og0FailedVec2(iqIdx)(iuIdx) 5755db4956bSzhanglyGit og0resp.bits.robIdx := fromIQ(iqIdx)(iuIdx).bits.common.robIdx 576aa2bcc31SzhanglyGit og0resp.bits.uopIdx.foreach(_ := fromIQ(iqIdx)(iuIdx).bits.common.vpu.get.vuopIdx) 577f08a822fSzhanglyGit og0resp.bits.resp := RespType.block 5788d29ec32Sczw og0resp.bits.fuType := fromIQ(iqIdx)(iuIdx).bits.common.fuType 579730cfbc0SXuan Hu 580730cfbc0SXuan Hu val og1resp = toIU.og1resp 581c0be7f33SXuan Hu og1FailedVec2(iqIdx)(iuIdx) := s1_toExuValid(iqIdx)(iuIdx) && !toExuFire(iqIdx)(iuIdx) 582730cfbc0SXuan Hu og1resp.valid := s1_toExuValid(iqIdx)(iuIdx) 583f08a822fSzhanglyGit og1resp.bits.robIdx := s1_toExuData(iqIdx)(iuIdx).robIdx 584145dfe39SXuan Hu og1resp.bits.uopIdx.foreach(_ := s1_toExuData(iqIdx)(iuIdx).vpu.get.vuopIdx) 585cd7741b9SXuan Hu // respType: fuIdle ->IQ entry clear 586cd7741b9SXuan Hu // fuUncertain ->IQ entry no action 587cd7741b9SXuan Hu // fuBusy ->IQ entry issued set false, then re-issue 588bb891c83Ssinsanction // hyu, lda and sta are fuUncertain at OG1 stage 589bb891c83Ssinsanction // and all vector arith exu should check success in og2 stage 5905d71bc4aSXuan Hu og1resp.bits.resp := Mux(og1FailedVec2(iqIdx)(iuIdx), 5915d71bc4aSXuan Hu RespType.block, 592bb891c83Ssinsanction if (toIU.issueQueueParams match { case x => x.isLdAddrIQ || x.isStAddrIQ || x.isHyAddrIQ || x.isVecLduIQ || x.isVecStuIQ || x.inVfSchd}) 5935d71bc4aSXuan Hu RespType.uncertain 5945d71bc4aSXuan Hu else 5955d71bc4aSXuan Hu RespType.success, 596e8800897SXuan Hu ) 5978d29ec32Sczw og1resp.bits.fuType := s1_toExuData(iqIdx)(iuIdx).fuType 598730cfbc0SXuan Hu } 599730cfbc0SXuan Hu } 6008a00ff56SXuan Hu 6017a96cc7fSHaojin Tang io.og0CancelOH := VecInit(fromFlattenIQ.map(x => x.valid && !x.fire)).asUInt 6027a96cc7fSHaojin Tang io.og1CancelOH := VecInit(toFlattenExu.map(x => x.valid && !x.fire)).asUInt 603c0be7f33SXuan Hu 604bc7d6943SzhanglyGit io.cancelToBusyTable.zipWithIndex.foreach { case (cancel, i) => 605e5feb625Sxiaofeibao-xjtu cancel.valid := fromFlattenIQ(i).valid && !fromFlattenIQ(i).fire 606bc7d6943SzhanglyGit cancel.bits.rfWen := fromFlattenIQ(i).bits.common.rfWen.getOrElse(false.B) 60773b1b2e4SzhanglyGit cancel.bits.fpWen := fromFlattenIQ(i).bits.common.fpWen.getOrElse(false.B) 60873b1b2e4SzhanglyGit cancel.bits.vecWen := fromFlattenIQ(i).bits.common.vecWen.getOrElse(false.B) 609e4e52e7dSsinsanction cancel.bits.v0Wen := fromFlattenIQ(i).bits.common.v0Wen.getOrElse(false.B) 610e4e52e7dSsinsanction cancel.bits.vlWen := fromFlattenIQ(i).bits.common.vlWen.getOrElse(false.B) 611bc7d6943SzhanglyGit cancel.bits.pdest := fromFlattenIQ(i).bits.common.pdest 612bc7d6943SzhanglyGit } 613bc7d6943SzhanglyGit 614a58e75b4Sxiao feibao if (backendParams.debugEn){ 615a58e75b4Sxiao feibao dontTouch(og0_cancel_no_load) 616a58e75b4Sxiao feibao dontTouch(is_0latency) 617a58e75b4Sxiao feibao dontTouch(og0_cancel_delay) 618a58e75b4Sxiao feibao dontTouch(isVfScheduler) 619a58e75b4Sxiao feibao dontTouch(og0_cancel_delay_for_mem) 620a58e75b4Sxiao feibao } 621730cfbc0SXuan Hu for (i <- toExu.indices) { 622730cfbc0SXuan Hu for (j <- toExu(i).indices) { 623730cfbc0SXuan Hu // s1Reg --[Ctrl]--> exu(s1) ---------- begin 624730cfbc0SXuan Hu // refs 625730cfbc0SXuan Hu val sinkData = toExu(i)(j).bits 626730cfbc0SXuan Hu // assign 627730cfbc0SXuan Hu toExu(i)(j).valid := s1_toExuValid(i)(j) 628730cfbc0SXuan Hu s1_toExuReady(i)(j) := toExu(i)(j).ready 629730cfbc0SXuan Hu sinkData := s1_toExuData(i)(j) 630730cfbc0SXuan Hu // s1Reg --[Ctrl]--> exu(s1) ---------- end 631730cfbc0SXuan Hu 632730cfbc0SXuan Hu // s1Reg --[Data]--> exu(s1) ---------- begin 633730cfbc0SXuan Hu // data source1: preg read data 634730cfbc0SXuan Hu for (k <- sinkData.src.indices) { 635730cfbc0SXuan Hu val srcDataTypeSet: Set[DataConfig] = sinkData.params.getSrcDataType(k) 636e4e52e7dSsinsanction val readRfMap: Seq[(Bool, UInt)] = ( 637e4e52e7dSsinsanction if (k == 3) {( 638e4e52e7dSsinsanction Seq(None) 639e4e52e7dSsinsanction :+ 640e4e52e7dSsinsanction OptionWrapper(s1_v0PregRData(i)(j).isDefinedAt(k) && srcDataTypeSet.intersect(V0RegSrcDataSet).nonEmpty, 641e4e52e7dSsinsanction (SrcType.isV0(s1_srcType(i)(j)(k)) -> s1_v0PregRData(i)(j)(k))) 642e4e52e7dSsinsanction )} 643e4e52e7dSsinsanction else if (k == 4) {( 644e4e52e7dSsinsanction Seq(None) 645e4e52e7dSsinsanction :+ 646e4e52e7dSsinsanction OptionWrapper(s1_vlPregRData(i)(j).isDefinedAt(k) && srcDataTypeSet.intersect(VlRegSrcDataSet).nonEmpty, 647e4e52e7dSsinsanction (SrcType.isVp(s1_srcType(i)(j)(k)) -> s1_vlPregRData(i)(j)(k))) 648e4e52e7dSsinsanction )} 649e4e52e7dSsinsanction else {( 650e4e52e7dSsinsanction Seq(None) 651e4e52e7dSsinsanction :+ 652e4e52e7dSsinsanction OptionWrapper(s1_intPregRData(i)(j).isDefinedAt(k) && srcDataTypeSet.intersect(IntRegSrcDataSet).nonEmpty, 653e4e52e7dSsinsanction (SrcType.isXp(s1_srcType(i)(j)(k)) -> s1_intPregRData(i)(j)(k))) 654e4e52e7dSsinsanction :+ 655*fbe46a0aSxiaofeibao OptionWrapper(s1_vfPregRData(i)(j).isDefinedAt(k) && srcDataTypeSet.intersect(VecRegSrcDataSet).nonEmpty, 656e4e52e7dSsinsanction (SrcType.isVp(s1_srcType(i)(j)(k)) -> s1_vfPregRData(i)(j)(k))) 657e4e52e7dSsinsanction :+ 658e4e52e7dSsinsanction OptionWrapper(s1_fpPregRData(i)(j).isDefinedAt(k) && srcDataTypeSet.intersect(FpRegSrcDataSet).nonEmpty, 659e4e52e7dSsinsanction (SrcType.isFp(s1_srcType(i)(j)(k)) -> s1_fpPregRData(i)(j)(k))) 660e4e52e7dSsinsanction )} 661730cfbc0SXuan Hu ).filter(_.nonEmpty).map(_.get) 662e4e52e7dSsinsanction 663730cfbc0SXuan Hu if (readRfMap.nonEmpty) 664730cfbc0SXuan Hu sinkData.src(k) := Mux1H(readRfMap) 665730cfbc0SXuan Hu } 666730cfbc0SXuan Hu if (sinkData.params.hasJmpFu) { 6675f80df32Sxiaofeibao-xjtu val index = pcReadFtqPtrFormIQ.map(_.bits.exuParams).indexOf(sinkData.params) 6685f80df32Sxiaofeibao-xjtu sinkData.pc.get := pcRdata(index) 669da778e6fSXuan Hu } 670ce95ff3aSsinsanction if (sinkData.params.needTarget) { 671ce95ff3aSsinsanction val index = pcReadFtqPtrFormIQ.map(_.bits.exuParams).indexOf(sinkData.params) 672ce95ff3aSsinsanction sinkData.predictInfo.get.target := targetPCRdata(index) 673ce95ff3aSsinsanction } 674730cfbc0SXuan Hu } 675730cfbc0SXuan Hu } 676730cfbc0SXuan Hu 677730cfbc0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 678730cfbc0SXuan Hu val delayedCnt = 2 67983ba63b3SXuan Hu val difftestArchIntRegState = DifftestModule(new DiffArchIntRegState, delay = delayedCnt) 68083ba63b3SXuan Hu difftestArchIntRegState.coreid := io.hartId 68183ba63b3SXuan Hu difftestArchIntRegState.value := intDebugRead.get._2 682730cfbc0SXuan Hu 68383ba63b3SXuan Hu val difftestArchFpRegState = DifftestModule(new DiffArchFpRegState, delay = delayedCnt) 68483ba63b3SXuan Hu difftestArchFpRegState.coreid := io.hartId 68583ba63b3SXuan Hu difftestArchFpRegState.value := fpDebugReadData.get 686730cfbc0SXuan Hu 68783ba63b3SXuan Hu val difftestArchVecRegState = DifftestModule(new DiffArchVecRegState, delay = delayedCnt) 68883ba63b3SXuan Hu difftestArchVecRegState.coreid := io.hartId 68983ba63b3SXuan Hu difftestArchVecRegState.value := vecDebugReadData.get 690730cfbc0SXuan Hu } 691a81bbc0aSZhangZifei 692a81bbc0aSZhangZifei val int_regcache_size = 48 693a81bbc0aSZhangZifei val int_regcache_tag = RegInit(VecInit(Seq.fill(int_regcache_size)(0.U(intSchdParams.pregIdxWidth.W)))) 694a81bbc0aSZhangZifei val int_regcache_enqPtr = RegInit(0.U(log2Up(int_regcache_size).W)) 695a81bbc0aSZhangZifei int_regcache_enqPtr := int_regcache_enqPtr + PopCount(intRfWen) 696a81bbc0aSZhangZifei for (i <- intRfWen.indices) { 697a81bbc0aSZhangZifei when (intRfWen(i)) { 698a81bbc0aSZhangZifei int_regcache_tag(int_regcache_enqPtr + PopCount(intRfWen.take(i))) := intRfWaddr(i) 699a81bbc0aSZhangZifei } 700a81bbc0aSZhangZifei } 701a81bbc0aSZhangZifei 702a81bbc0aSZhangZifei val vf_regcache_size = 48 703a81bbc0aSZhangZifei val vf_regcache_tag = RegInit(VecInit(Seq.fill(vf_regcache_size)(0.U(vfSchdParams.pregIdxWidth.W)))) 704a81bbc0aSZhangZifei val vf_regcache_enqPtr = RegInit(0.U(log2Up(vf_regcache_size).W)) 705a81bbc0aSZhangZifei vf_regcache_enqPtr := vf_regcache_enqPtr + PopCount(vfRfWen.head) 706a81bbc0aSZhangZifei for (i <- vfRfWen.indices) { 707a81bbc0aSZhangZifei when (vfRfWen.head(i)) { 708a81bbc0aSZhangZifei vf_regcache_tag(vf_regcache_enqPtr + PopCount(vfRfWen.head.take(i))) := vfRfWaddr(i) 709a81bbc0aSZhangZifei } 710a81bbc0aSZhangZifei } 711a81bbc0aSZhangZifei 712a81bbc0aSZhangZifei XSPerfHistogram(s"IntRegFileRead_hist", PopCount(intRFReadArbiter.io.in.flatten.flatten.map(_.valid)), true.B, 0, 20, 1) 71360f0c5aeSxiaofeibao XSPerfHistogram(s"FpRegFileRead_hist", PopCount(fpRFReadArbiter.io.in.flatten.flatten.map(_.valid)), true.B, 0, 20, 1) 714a81bbc0aSZhangZifei XSPerfHistogram(s"VfRegFileRead_hist", PopCount(vfRFReadArbiter.io.in.flatten.flatten.map(_.valid)), true.B, 0, 20, 1) 715a81bbc0aSZhangZifei XSPerfHistogram(s"IntRegFileWrite_hist", PopCount(intRFWriteReq.flatten), true.B, 0, 20, 1) 71660f0c5aeSxiaofeibao XSPerfHistogram(s"FpRegFileWrite_hist", PopCount(fpRFWriteReq.flatten), true.B, 0, 20, 1) 717a81bbc0aSZhangZifei XSPerfHistogram(s"VfRegFileWrite_hist", PopCount(vfRFWriteReq.flatten), true.B, 0, 20, 1) 718a81bbc0aSZhangZifei 719a81bbc0aSZhangZifei val int_regcache_part32 = (1 until 33).map(i => int_regcache_tag(int_regcache_enqPtr - i.U)) 720a81bbc0aSZhangZifei val int_regcache_part24 = (1 until 24).map(i => int_regcache_tag(int_regcache_enqPtr - i.U)) 721a81bbc0aSZhangZifei val int_regcache_part16 = (1 until 17).map(i => int_regcache_tag(int_regcache_enqPtr - i.U)) 722a81bbc0aSZhangZifei val int_regcache_part8 = (1 until 9).map(i => int_regcache_tag(int_regcache_enqPtr - i.U)) 723a81bbc0aSZhangZifei 724a81bbc0aSZhangZifei val int_regcache_48_hit_vec = intRFReadArbiter.io.in.flatten.flatten.map(x => x.valid && int_regcache_tag.map(_ === x.bits.addr).reduce(_ || _)) 725a81bbc0aSZhangZifei val int_regcache_8_hit_vec = intRFReadArbiter.io.in.flatten.flatten.map(x => x.valid && int_regcache_part8.map(_ === x.bits.addr).reduce(_ || _)) 726a81bbc0aSZhangZifei val int_regcache_16_hit_vec = intRFReadArbiter.io.in.flatten.flatten.map(x => x.valid && int_regcache_part16.map(_ === x.bits.addr).reduce(_ || _)) 727a81bbc0aSZhangZifei val int_regcache_24_hit_vec = intRFReadArbiter.io.in.flatten.flatten.map(x => x.valid && int_regcache_part24.map(_ === x.bits.addr).reduce(_ || _)) 728a81bbc0aSZhangZifei val int_regcache_32_hit_vec = intRFReadArbiter.io.in.flatten.flatten.map(x => x.valid && int_regcache_part32.map(_ === x.bits.addr).reduce(_ || _)) 729a81bbc0aSZhangZifei XSPerfAccumulate("IntRegCache48Hit", PopCount(int_regcache_48_hit_vec)) 730a81bbc0aSZhangZifei XSPerfAccumulate("IntRegCache8Hit", PopCount(int_regcache_8_hit_vec)) 731a81bbc0aSZhangZifei XSPerfAccumulate("IntRegCache16Hit", PopCount(int_regcache_16_hit_vec)) 732a81bbc0aSZhangZifei XSPerfAccumulate("IntRegCache24Hit", PopCount(int_regcache_24_hit_vec)) 733a81bbc0aSZhangZifei XSPerfAccumulate("IntRegCache32Hit", PopCount(int_regcache_32_hit_vec)) 734a81bbc0aSZhangZifei XSPerfHistogram("IntRegCache48Hit_hist", PopCount(int_regcache_48_hit_vec), true.B, 0, 16, 2) 735a81bbc0aSZhangZifei 736a81bbc0aSZhangZifei XSPerfAccumulate(s"IntRFReadBeforeArb", PopCount(intRFReadArbiter.io.in.flatten.flatten.map(_.valid))) 737a81bbc0aSZhangZifei XSPerfAccumulate(s"IntRFReadAfterArb", PopCount(intRFReadArbiter.io.out.map(_.valid))) 73860f0c5aeSxiaofeibao XSPerfAccumulate(s"FpRFReadBeforeArb", PopCount(fpRFReadArbiter.io.in.flatten.flatten.map(_.valid))) 73960f0c5aeSxiaofeibao XSPerfAccumulate(s"FpRFReadAfterArb", PopCount(fpRFReadArbiter.io.out.map(_.valid))) 740a81bbc0aSZhangZifei XSPerfAccumulate(s"VfRFReadBeforeArb", PopCount(vfRFReadArbiter.io.in.flatten.flatten.map(_.valid))) 741a81bbc0aSZhangZifei XSPerfAccumulate(s"VfRFReadAfterArb", PopCount(vfRFReadArbiter.io.out.map(_.valid))) 742a81bbc0aSZhangZifei XSPerfAccumulate(s"IntUopBeforeArb", PopCount(fromIntIQ.flatten.map(_.valid))) 743a81bbc0aSZhangZifei XSPerfAccumulate(s"IntUopAfterArb", PopCount(fromIntIQ.flatten.map(_.fire))) 744a81bbc0aSZhangZifei XSPerfAccumulate(s"MemUopBeforeArb", PopCount(fromMemIQ.flatten.map(_.valid))) 745a81bbc0aSZhangZifei XSPerfAccumulate(s"MemUopAfterArb", PopCount(fromMemIQ.flatten.map(_.fire))) 746a81bbc0aSZhangZifei XSPerfAccumulate(s"VfUopBeforeArb", PopCount(fromVfIQ.flatten.map(_.valid))) 747a81bbc0aSZhangZifei XSPerfAccumulate(s"VfUopAfterArb", PopCount(fromVfIQ.flatten.map(_.fire))) 748a81bbc0aSZhangZifei 749a81bbc0aSZhangZifei XSPerfHistogram(s"IntRFReadBeforeArb_hist", PopCount(intRFReadArbiter.io.in.flatten.flatten.map(_.valid)), true.B, 0, 16, 2) 750a81bbc0aSZhangZifei XSPerfHistogram(s"IntRFReadAfterArb_hist", PopCount(intRFReadArbiter.io.out.map(_.valid)), true.B, 0, 16, 2) 75160f0c5aeSxiaofeibao XSPerfHistogram(s"FpRFReadBeforeArb_hist", PopCount(fpRFReadArbiter.io.in.flatten.flatten.map(_.valid)), true.B, 0, 16, 2) 75260f0c5aeSxiaofeibao XSPerfHistogram(s"FpRFReadAfterArb_hist", PopCount(fpRFReadArbiter.io.out.map(_.valid)), true.B, 0, 16, 2) 753a81bbc0aSZhangZifei XSPerfHistogram(s"VfRFReadBeforeArb_hist", PopCount(vfRFReadArbiter.io.in.flatten.flatten.map(_.valid)), true.B, 0, 16, 2) 754a81bbc0aSZhangZifei XSPerfHistogram(s"VfRFReadAfterArb_hist", PopCount(vfRFReadArbiter.io.out.map(_.valid)), true.B, 0, 16, 2) 755a81bbc0aSZhangZifei XSPerfHistogram(s"IntUopBeforeArb_hist", PopCount(fromIntIQ.flatten.map(_.valid)), true.B, 0, 8, 2) 756a81bbc0aSZhangZifei XSPerfHistogram(s"IntUopAfterArb_hist", PopCount(fromIntIQ.flatten.map(_.fire)), true.B, 0, 8, 2) 757a81bbc0aSZhangZifei XSPerfHistogram(s"MemUopBeforeArb_hist", PopCount(fromMemIQ.flatten.map(_.valid)), true.B, 0, 8, 2) 758a81bbc0aSZhangZifei XSPerfHistogram(s"MemUopAfterArb_hist", PopCount(fromMemIQ.flatten.map(_.fire)), true.B, 0, 8, 2) 759a81bbc0aSZhangZifei XSPerfHistogram(s"VfUopBeforeArb_hist", PopCount(fromVfIQ.flatten.map(_.valid)), true.B, 0, 8, 2) 760a81bbc0aSZhangZifei XSPerfHistogram(s"VfUopAfterArb_hist", PopCount(fromVfIQ.flatten.map(_.fire)), true.B, 0, 8, 2) 761730cfbc0SXuan Hu} 762730cfbc0SXuan Hu 763730cfbc0SXuan Huclass DataPathIO()(implicit p: Parameters, params: BackendParams) extends XSBundle { 764730cfbc0SXuan Hu // params 765730cfbc0SXuan Hu private val intSchdParams = params.schdParams(IntScheduler()) 76660f0c5aeSxiaofeibao private val fpSchdParams = params.schdParams(FpScheduler()) 767730cfbc0SXuan Hu private val vfSchdParams = params.schdParams(VfScheduler()) 768730cfbc0SXuan Hu private val memSchdParams = params.schdParams(MemScheduler()) 769730cfbc0SXuan Hu // bundles 770730cfbc0SXuan Hu val hartId = Input(UInt(8.W)) 771730cfbc0SXuan Hu 772730cfbc0SXuan Hu val flush: ValidIO[Redirect] = Flipped(ValidIO(new Redirect)) 773730cfbc0SXuan Hu 7742e0a7dc5Sfdy val wbConfictRead = Input(MixedVec(params.allSchdParams.map(x => MixedVec(x.issueBlockParams.map(x => x.genWbConflictBundle()))))) 7752e0a7dc5Sfdy 776730cfbc0SXuan Hu val fromIntIQ: MixedVec[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] = 777730cfbc0SXuan Hu Flipped(MixedVec(intSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle))) 778730cfbc0SXuan Hu 77960f0c5aeSxiaofeibao val fromFpIQ: MixedVec[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] = 78060f0c5aeSxiaofeibao Flipped(MixedVec(fpSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle))) 78160f0c5aeSxiaofeibao 782730cfbc0SXuan Hu val fromMemIQ: MixedVec[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] = 783730cfbc0SXuan Hu Flipped(MixedVec(memSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle))) 784730cfbc0SXuan Hu 785730cfbc0SXuan Hu val fromVfIQ = Flipped(MixedVec(vfSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle))) 786730cfbc0SXuan Hu 787730cfbc0SXuan Hu val toIntIQ = MixedVec(intSchdParams.issueBlockParams.map(_.genOGRespBundle)) 788730cfbc0SXuan Hu 78960f0c5aeSxiaofeibao val toFpIQ = MixedVec(fpSchdParams.issueBlockParams.map(_.genOGRespBundle)) 79060f0c5aeSxiaofeibao 791730cfbc0SXuan Hu val toMemIQ = MixedVec(memSchdParams.issueBlockParams.map(_.genOGRespBundle)) 792730cfbc0SXuan Hu 793730cfbc0SXuan Hu val toVfIQ = MixedVec(vfSchdParams.issueBlockParams.map(_.genOGRespBundle)) 794730cfbc0SXuan Hu 7957a96cc7fSHaojin Tang val og0CancelOH = Output(ExuOH(backendParams.numExu)) 79610fe9778SXuan Hu 7977a96cc7fSHaojin Tang val og1CancelOH = Output(ExuOH(backendParams.numExu)) 798c0be7f33SXuan Hu 7996810d1e8Ssfencevma val ldCancel = Vec(backendParams.LduCnt + backendParams.HyuCnt, Flipped(new LoadCancelIO)) 8000f55a0d3SHaojin Tang 801bc7d6943SzhanglyGit val cancelToBusyTable = Vec(backendParams.numExu, ValidIO(new CancelSignal)) 802bc7d6943SzhanglyGit 803730cfbc0SXuan Hu val toIntExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = intSchdParams.genExuInputBundle 804730cfbc0SXuan Hu 80560f0c5aeSxiaofeibao val toFpExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = MixedVec(fpSchdParams.genExuInputBundle) 80660f0c5aeSxiaofeibao 80760f0c5aeSxiaofeibao val toVecExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = MixedVec(vfSchdParams.genExuInputBundle) 808730cfbc0SXuan Hu 809730cfbc0SXuan Hu val toMemExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = memSchdParams.genExuInputBundle 810730cfbc0SXuan Hu 811712a039eSxiaofeibao-xjtu val og1ImmInfo: Vec[ImmInfo] = Output(Vec(params.allExuParams.size, new ImmInfo)) 812712a039eSxiaofeibao-xjtu 813730cfbc0SXuan Hu val fromIntWb: MixedVec[RfWritePortWithConfig] = MixedVec(params.genIntWriteBackBundle) 814730cfbc0SXuan Hu 81560f0c5aeSxiaofeibao val fromFpWb: MixedVec[RfWritePortWithConfig] = MixedVec(params.genFpWriteBackBundle) 81660f0c5aeSxiaofeibao 817730cfbc0SXuan Hu val fromVfWb: MixedVec[RfWritePortWithConfig] = MixedVec(params.genVfWriteBackBundle) 818730cfbc0SXuan Hu 819e4e52e7dSsinsanction val fromV0Wb: MixedVec[RfWritePortWithConfig] = MixedVec(params.genV0WriteBackBundle) 820e4e52e7dSsinsanction 821e4e52e7dSsinsanction val fromVlWb: MixedVec[RfWritePortWithConfig] = MixedVec(params.genVlWriteBackBundle) 822e4e52e7dSsinsanction 823ce95ff3aSsinsanction val fromPcTargetMem = Flipped(new PcToDataPathIO(params)) 8245f80df32Sxiaofeibao-xjtu 825b7d9e8d5Sxiaofeibao-xjtu val debugIntRat = if (params.debugEn) Some(Input(Vec(32, UInt(intSchdParams.pregIdxWidth.W)))) else None 82660f0c5aeSxiaofeibao val debugFpRat = if (params.debugEn) Some(Input(Vec(32, UInt(fpSchdParams.pregIdxWidth.W)))) else None 827e4e52e7dSsinsanction val debugVecRat = if (params.debugEn) Some(Input(Vec(31, UInt(vfSchdParams.pregIdxWidth.W)))) else None 828e4e52e7dSsinsanction val debugV0Rat = if (params.debugEn) Some(Input(UInt(log2Up(V0PhyRegs).W))) else None 829e4e52e7dSsinsanction val debugVlRat = if (params.debugEn) Some(Input(UInt(log2Up(VlPhyRegs).W))) else None 830e4e52e7dSsinsanction val debugVl = if (params.debugEn) Some(Output(UInt(VlData().dataWidth.W))) else None 831730cfbc0SXuan Hu} 832