xref: /XiangShan/src/main/scala/xiangshan/backend/datapath/DataPath.scala (revision f08a822fa3aea4169d21b5e03e5db3b29c8f5574)
1730cfbc0SXuan Hupackage xiangshan.backend.datapath
2730cfbc0SXuan Hu
383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
439c59369SXuan Huimport chisel3._
5730cfbc0SXuan Huimport chisel3.util._
683ba63b3SXuan Huimport difftest.{DiffArchFpRegState, DiffArchIntRegState, DiffArchVecRegState, DifftestModule}
7730cfbc0SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
8730cfbc0SXuan Huimport utility._
939c59369SXuan Huimport utils.SeqUtils._
10a81bbc0aSZhangZifeiimport utils.{XSPerfAccumulate, XSPerfHistogram}
11730cfbc0SXuan Huimport xiangshan._
12730cfbc0SXuan Huimport xiangshan.backend.BackendParams
1339c59369SXuan Huimport xiangshan.backend.Bundles._
14f4dcd9fcSsinsanctionimport xiangshan.backend.decode.ImmUnion
15730cfbc0SXuan Huimport xiangshan.backend.datapath.DataConfig._
16730cfbc0SXuan Huimport xiangshan.backend.datapath.RdConfig._
17730cfbc0SXuan Huimport xiangshan.backend.issue.{ImmExtractor, IntScheduler, MemScheduler, VfScheduler}
18*f08a822fSzhanglyGitimport xiangshan.backend.issue.EntryBundles._
19730cfbc0SXuan Huimport xiangshan.backend.regfile._
205f80df32Sxiaofeibao-xjtuimport xiangshan.backend.PcToDataPathIO
21730cfbc0SXuan Hu
22730cfbc0SXuan Huclass DataPath(params: BackendParams)(implicit p: Parameters) extends LazyModule {
231ca4a39dSXuan Hu  override def shouldBeInlined: Boolean = false
241ca4a39dSXuan Hu
25730cfbc0SXuan Hu  private implicit val dpParams: BackendParams = params
26730cfbc0SXuan Hu  lazy val module = new DataPathImp(this)
2739c59369SXuan Hu
2839c59369SXuan Hu  println(s"[DataPath] Preg Params: ")
2939c59369SXuan Hu  println(s"[DataPath]   Int R(${params.getRfReadSize(IntData())}), W(${params.getRfWriteSize(IntData())}) ")
3039c59369SXuan Hu  println(s"[DataPath]   Vf R(${params.getRfReadSize(VecData())}), W(${params.getRfWriteSize(VecData())}) ")
31730cfbc0SXuan Hu}
32730cfbc0SXuan Hu
33730cfbc0SXuan Huclass DataPathImp(override val wrapper: DataPath)(implicit p: Parameters, params: BackendParams)
34730cfbc0SXuan Hu  extends LazyModuleImp(wrapper) with HasXSParameter {
35730cfbc0SXuan Hu
36d91483a6Sfdy  private val VCONFIG_PORT = params.vconfigPort
37e703da02SzhanglyGit  private val VLD_PORT = params.vldPort
38d91483a6Sfdy
39730cfbc0SXuan Hu  val io = IO(new DataPathIO())
40730cfbc0SXuan Hu
41730cfbc0SXuan Hu  private val (fromIntIQ, toIntIQ, toIntExu) = (io.fromIntIQ, io.toIntIQ, io.toIntExu)
42730cfbc0SXuan Hu  private val (fromMemIQ, toMemIQ, toMemExu) = (io.fromMemIQ, io.toMemIQ, io.toMemExu)
43730cfbc0SXuan Hu  private val (fromVfIQ , toVfIQ , toVfExu ) = (io.fromVfIQ , io.toVfIQ , io.toFpExu)
44730cfbc0SXuan Hu
45730cfbc0SXuan Hu  println(s"[DataPath] IntIQ(${fromIntIQ.size}), MemIQ(${fromMemIQ.size})")
46730cfbc0SXuan Hu  println(s"[DataPath] IntExu(${fromIntIQ.map(_.size).sum}), MemExu(${fromMemIQ.map(_.size).sum})")
47730cfbc0SXuan Hu
48730cfbc0SXuan Hu  // just refences for convience
495f80df32Sxiaofeibao-xjtu  private val fromIQ: Seq[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] = (fromIntIQ ++ fromVfIQ ++ fromMemIQ).toSeq
50730cfbc0SXuan Hu
51730cfbc0SXuan Hu  private val toIQs = toIntIQ ++ toVfIQ ++ toMemIQ
52730cfbc0SXuan Hu
535f80df32Sxiaofeibao-xjtu  private val toExu: Seq[MixedVec[DecoupledIO[ExuInput]]] = (toIntExu ++ toVfExu ++ toMemExu).toSeq
54730cfbc0SXuan Hu
5583ba63b3SXuan Hu  private val fromFlattenIQ: Seq[DecoupledIO[IssueQueueIssueBundle]] = fromIQ.flatten
5610fe9778SXuan Hu
5710fe9778SXuan Hu  private val toFlattenExu: Seq[DecoupledIO[ExuInput]] = toExu.flatten
5810fe9778SXuan Hu
5939c59369SXuan Hu  private val intWbBusyArbiter = Module(new IntRFWBCollideChecker(backendParams))
6039c59369SXuan Hu  private val vfWbBusyArbiter = Module(new VfRFWBCollideChecker(backendParams))
6139c59369SXuan Hu  private val intRFReadArbiter = Module(new IntRFReadArbiter(backendParams))
6239c59369SXuan Hu  private val vfRFReadArbiter = Module(new VfRFReadArbiter(backendParams))
63730cfbc0SXuan Hu
6483ba63b3SXuan Hu  private val og0FailedVec2: MixedVec[Vec[Bool]] = Wire(MixedVec(fromIQ.map(x => Vec(x.size, Bool())).toSeq))
6583ba63b3SXuan Hu  private val og1FailedVec2: MixedVec[Vec[Bool]] = Wire(MixedVec(fromIQ.map(x => Vec(x.size, Bool())).toSeq))
66c0be7f33SXuan Hu
6739c59369SXuan Hu  // port -> win
6883ba63b3SXuan Hu  private val intRdArbWinner: Seq2[MixedVec[Bool]] = intRFReadArbiter.io.in.map(_.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq).toSeq
6983ba63b3SXuan Hu  private val vfRdArbWinner: Seq2[MixedVec[Bool]] = vfRFReadArbiter.io.in.map(_.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq).toSeq
7083ba63b3SXuan Hu  private val intWbNotBlock: Seq[MixedVec[Bool]] = intWbBusyArbiter.io.in.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq
7183ba63b3SXuan Hu  private val vfWbNotBlock: Seq[MixedVec[Bool]] = vfWbBusyArbiter.io.in.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq
72730cfbc0SXuan Hu
7339c59369SXuan Hu  private val intRdNotBlock: Seq2[Bool] = intRdArbWinner.map(_.map(_.asUInt.andR))
7439c59369SXuan Hu  private val vfRdNotBlock: Seq2[Bool] = vfRdArbWinner.map(_.map(_.asUInt.andR))
75730cfbc0SXuan Hu
7683ba63b3SXuan Hu  private val intRFReadReq: Seq3[ValidIO[RfReadPortWithConfig]] = fromIQ.map(x => x.map(xx => xx.bits.getIntRfReadValidBundle(xx.valid)).toSeq).toSeq
775f80df32Sxiaofeibao-xjtu  private val intDataSources: Seq[Seq[Vec[DataSource]]] = fromIQ.map(x => x.map(xx => xx.bits.common.dataSources).toSeq)
78b6b11f60SXuan Hu
7939c59369SXuan Hu  intRFReadArbiter.io.in.zip(intRFReadReq).zipWithIndex.foreach { case ((arbInSeq2, inRFReadReqSeq2), iqIdx) =>
8039c59369SXuan Hu    arbInSeq2.zip(inRFReadReqSeq2).zipWithIndex.foreach { case ((arbInSeq, inRFReadReqSeq), exuIdx) =>
8139c59369SXuan Hu      val srcIndices: Seq[Int] = fromIQ(iqIdx)(exuIdx).bits.exuParams.getRfReadSrcIdx(IntData())
8239c59369SXuan Hu      for (srcIdx <- 0 until fromIQ(iqIdx)(exuIdx).bits.exuParams.numRegSrc) {
8339c59369SXuan Hu        if (srcIndices.contains(srcIdx) && inRFReadReqSeq.isDefinedAt(srcIdx)) {
8449d97b43SXuan Hu          arbInSeq(srcIdx).valid := inRFReadReqSeq(srcIdx).valid && intDataSources(iqIdx)(exuIdx)(srcIdx).readReg
8539c59369SXuan Hu          arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr
8639c59369SXuan Hu        } else {
8739c59369SXuan Hu          arbInSeq(srcIdx).valid := false.B
8839c59369SXuan Hu          arbInSeq(srcIdx).bits.addr := 0.U
893fd20becSczw        }
9039c59369SXuan Hu      }
9139c59369SXuan Hu    }
9239c59369SXuan Hu  }
932e0a7dc5Sfdy
9483ba63b3SXuan Hu  private val vfRFReadReq: Seq3[ValidIO[RfReadPortWithConfig]] = fromIQ.map(x => x.map(xx => xx.bits.getVfRfReadValidBundle(xx.valid)).toSeq).toSeq
9539c59369SXuan Hu
9639c59369SXuan Hu  vfRFReadArbiter.io.in.zip(vfRFReadReq).zipWithIndex.foreach { case ((arbInSeq2, inRFReadReqSeq2), iqIdx) =>
9739c59369SXuan Hu    arbInSeq2.zip(inRFReadReqSeq2).zipWithIndex.foreach { case ((arbInSeq, inRFReadReqSeq), exuIdx) =>
9839c59369SXuan Hu      val srcIndices: Seq[Int] = VfRegSrcDataSet.flatMap(data => fromIQ(iqIdx)(exuIdx).bits.exuParams.getRfReadSrcIdx(data)).toSeq.sorted
9939c59369SXuan Hu      for (srcIdx <- 0 until fromIQ(iqIdx)(exuIdx).bits.exuParams.numRegSrc) {
10039c59369SXuan Hu        if (srcIndices.contains(srcIdx) && inRFReadReqSeq.isDefinedAt(srcIdx)) {
10139c59369SXuan Hu          arbInSeq(srcIdx).valid := inRFReadReqSeq(srcIdx).valid
10239c59369SXuan Hu          arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr
10339c59369SXuan Hu        } else {
10439c59369SXuan Hu          arbInSeq(srcIdx).valid := false.B
10539c59369SXuan Hu          arbInSeq(srcIdx).bits.addr := 0.U
106730cfbc0SXuan Hu        }
107730cfbc0SXuan Hu      }
10839c59369SXuan Hu    }
10939c59369SXuan Hu  }
11039c59369SXuan Hu
11183ba63b3SXuan Hu  private val intRFWriteReq: Seq2[Bool] = fromIQ.map(x => x.map(xx => xx.valid && xx.bits.common.rfWen.getOrElse(false.B)).toSeq).toSeq
11283ba63b3SXuan Hu  private val vfRFWriteReq: Seq2[Bool] = fromIQ.map(x => x.map(xx => xx.valid && xx.bits.common.getVfWen.getOrElse(false.B)).toSeq).toSeq
11339c59369SXuan Hu
11439c59369SXuan Hu  intWbBusyArbiter.io.in.zip(intRFWriteReq).foreach { case (arbInSeq, inRFWriteReqSeq) =>
11539c59369SXuan Hu    arbInSeq.zip(inRFWriteReqSeq).foreach { case (arbIn, inRFWriteReq) =>
11639c59369SXuan Hu      arbIn.valid := inRFWriteReq
11739c59369SXuan Hu    }
11839c59369SXuan Hu  }
11939c59369SXuan Hu
12039c59369SXuan Hu  vfWbBusyArbiter.io.in.zip(vfRFWriteReq).foreach { case (arbInSeq, inRFWriteReqSeq) =>
12139c59369SXuan Hu    arbInSeq.zip(inRFWriteReqSeq).foreach { case (arbIn, inRFWriteReq) =>
12239c59369SXuan Hu      arbIn.valid := inRFWriteReq
12339c59369SXuan Hu    }
12439c59369SXuan Hu  }
125730cfbc0SXuan Hu
126730cfbc0SXuan Hu  private val intSchdParams = params.schdParams(IntScheduler())
127730cfbc0SXuan Hu  private val vfSchdParams = params.schdParams(VfScheduler())
128730cfbc0SXuan Hu  private val memSchdParams = params.schdParams(MemScheduler())
129730cfbc0SXuan Hu
130730cfbc0SXuan Hu  private val numIntRfReadByExu = intSchdParams.numIntRfReadByExu + memSchdParams.numIntRfReadByExu
131730cfbc0SXuan Hu  private val numVfRfReadByExu = vfSchdParams.numVfRfReadByExu + memSchdParams.numVfRfReadByExu
132730cfbc0SXuan Hu  // Todo: limit read port
133730cfbc0SXuan Hu  private val numIntR = numIntRfReadByExu
134730cfbc0SXuan Hu  private val numVfR = numVfRfReadByExu
135730cfbc0SXuan Hu  println(s"[DataPath] RegFile read req needed by Exu: Int(${numIntRfReadByExu}), Vf(${numVfRfReadByExu})")
136730cfbc0SXuan Hu  println(s"[DataPath] RegFile read port: Int(${numIntR}), Vf(${numVfR})")
137730cfbc0SXuan Hu
138730cfbc0SXuan Hu  private val schdParams = params.allSchdParams
139730cfbc0SXuan Hu
1405f80df32Sxiaofeibao-xjtu  private val pcReadFtqPtr = Wire(chiselTypeOf(io.pcFromPcTargetMem.fromDataPathFtqPtr))
1415f80df32Sxiaofeibao-xjtu  private val pcReadFtqOffset = Wire(chiselTypeOf(io.pcFromPcTargetMem.fromDataPathFtqOffset))
1425f80df32Sxiaofeibao-xjtu  private val pcRdata = io.pcFromPcTargetMem.toDataPathPC
14339c59369SXuan Hu  private val intRfRaddr = Wire(Vec(params.numPregRd(IntData()), UInt(intSchdParams.pregIdxWidth.W)))
14439c59369SXuan Hu  private val intRfRdata = Wire(Vec(params.numPregRd(IntData()), UInt(intSchdParams.rfDataWidth.W)))
145730cfbc0SXuan Hu  private val intRfWen = Wire(Vec(io.fromIntWb.length, Bool()))
146730cfbc0SXuan Hu  private val intRfWaddr = Wire(Vec(io.fromIntWb.length, UInt(intSchdParams.pregIdxWidth.W)))
147730cfbc0SXuan Hu  private val intRfWdata = Wire(Vec(io.fromIntWb.length, UInt(intSchdParams.rfDataWidth.W)))
148730cfbc0SXuan Hu
149730cfbc0SXuan Hu  private val vfRfSplitNum = VLEN / XLEN
15039c59369SXuan Hu  private val vfRfRaddr = Wire(Vec(params.numPregRd(VecData()), UInt(vfSchdParams.pregIdxWidth.W)))
15139c59369SXuan Hu  private val vfRfRdata = Wire(Vec(params.numPregRd(VecData()), UInt(vfSchdParams.rfDataWidth.W)))
152730cfbc0SXuan Hu  private val vfRfWen = Wire(Vec(vfRfSplitNum, Vec(io.fromVfWb.length, Bool())))
153730cfbc0SXuan Hu  private val vfRfWaddr = Wire(Vec(io.fromVfWb.length, UInt(vfSchdParams.pregIdxWidth.W)))
154730cfbc0SXuan Hu  private val vfRfWdata = Wire(Vec(io.fromVfWb.length, UInt(vfSchdParams.rfDataWidth.W)))
155730cfbc0SXuan Hu
1565f80df32Sxiaofeibao-xjtu  val pcReadFtqPtrFormIQ = fromIntIQ.flatten.filter(x => x.bits.exuParams.needPc)
1575f80df32Sxiaofeibao-xjtu  assert(pcReadFtqPtrFormIQ.size == pcReadFtqPtr.size, s"pcReadFtqPtrFormIQ.size ${pcReadFtqPtrFormIQ.size} not equal pcReadFtqPtr.size ${pcReadFtqPtr.size}")
1585f80df32Sxiaofeibao-xjtu  pcReadFtqPtr.zip(pcReadFtqPtrFormIQ.map(_.bits.common.ftqIdx.get)).map(x => x._1 := x._2)
1595f80df32Sxiaofeibao-xjtu  pcReadFtqOffset.zip(pcReadFtqPtrFormIQ.map(_.bits.common.ftqOffset.get)).map(x => x._1 := x._2)
1605f80df32Sxiaofeibao-xjtu  io.pcFromPcTargetMem.fromDataPathFtqPtr := pcReadFtqPtr
1615f80df32Sxiaofeibao-xjtu  io.pcFromPcTargetMem.fromDataPathFtqOffset := pcReadFtqOffset
162730cfbc0SXuan Hu  private val intDebugRead: Option[(Vec[UInt], Vec[UInt])] =
163730cfbc0SXuan Hu    if (env.AlwaysBasicDiff || env.EnableDifftest) {
164730cfbc0SXuan Hu      Some(Wire(Vec(32, UInt(intSchdParams.pregIdxWidth.W))), Wire(Vec(32, UInt(XLEN.W))))
165730cfbc0SXuan Hu    } else { None }
166730cfbc0SXuan Hu  private val vfDebugRead: Option[(Vec[UInt], Vec[UInt])] =
167730cfbc0SXuan Hu    if (env.AlwaysBasicDiff || env.EnableDifftest) {
168a8db15d8Sfdy      Some(Wire(Vec(32 + 32 + 1, UInt(vfSchdParams.pregIdxWidth.W))), Wire(Vec(32 + 32 + 1, UInt(VLEN.W))))
169730cfbc0SXuan Hu    } else { None }
170730cfbc0SXuan Hu
171730cfbc0SXuan Hu  private val fpDebugReadData: Option[Vec[UInt]] =
172730cfbc0SXuan Hu    if (env.AlwaysBasicDiff || env.EnableDifftest) {
173730cfbc0SXuan Hu      Some(Wire(Vec(32, UInt(XLEN.W))))
174730cfbc0SXuan Hu    } else { None }
175730cfbc0SXuan Hu  private val vecDebugReadData: Option[Vec[UInt]] =
176730cfbc0SXuan Hu    if (env.AlwaysBasicDiff || env.EnableDifftest) {
177730cfbc0SXuan Hu      Some(Wire(Vec(64, UInt(64.W)))) // v0 = Cat(Vec(1), Vec(0))
178730cfbc0SXuan Hu    } else { None }
179e2e5f6b0SXuan Hu  private val vconfigDebugReadData: Option[UInt] =
180e2e5f6b0SXuan Hu    if (env.AlwaysBasicDiff || env.EnableDifftest) {
181e2e5f6b0SXuan Hu      Some(Wire(UInt(64.W)))
182e2e5f6b0SXuan Hu    } else { None }
183e2e5f6b0SXuan Hu
184730cfbc0SXuan Hu
185730cfbc0SXuan Hu  fpDebugReadData.foreach(_ := vfDebugRead
186730cfbc0SXuan Hu    .get._2
187730cfbc0SXuan Hu    .slice(0, 32)
188730cfbc0SXuan Hu    .map(_(63, 0))
189730cfbc0SXuan Hu  ) // fp only used [63, 0]
190730cfbc0SXuan Hu  vecDebugReadData.foreach(_ := vfDebugRead
191730cfbc0SXuan Hu    .get._2
192730cfbc0SXuan Hu    .slice(32, 64)
193730cfbc0SXuan Hu    .map(x => Seq(x(63, 0), x(127, 64))).flatten
194730cfbc0SXuan Hu  )
195e2e5f6b0SXuan Hu  vconfigDebugReadData.foreach(_ := vfDebugRead
196e2e5f6b0SXuan Hu    .get._2(64)(63, 0)
197e2e5f6b0SXuan Hu  )
198730cfbc0SXuan Hu
199b7d9e8d5Sxiaofeibao-xjtu  io.debugVconfig.foreach(_ := vconfigDebugReadData.get)
200a8db15d8Sfdy
201730cfbc0SXuan Hu  IntRegFile("IntRegFile", intSchdParams.numPregs, intRfRaddr, intRfRdata, intRfWen, intRfWaddr, intRfWdata,
202730cfbc0SXuan Hu    debugReadAddr = intDebugRead.map(_._1),
203730cfbc0SXuan Hu    debugReadData = intDebugRead.map(_._2))
204730cfbc0SXuan Hu  VfRegFile("VfRegFile", vfSchdParams.numPregs, vfRfSplitNum, vfRfRaddr, vfRfRdata, vfRfWen, vfRfWaddr, vfRfWdata,
205730cfbc0SXuan Hu    debugReadAddr = vfDebugRead.map(_._1),
206730cfbc0SXuan Hu    debugReadData = vfDebugRead.map(_._2))
207730cfbc0SXuan Hu
20883ba63b3SXuan Hu  intRfWaddr := io.fromIntWb.map(_.addr).toSeq
20983ba63b3SXuan Hu  intRfWdata := io.fromIntWb.map(_.data).toSeq
21083ba63b3SXuan Hu  intRfWen := io.fromIntWb.map(_.wen).toSeq
211730cfbc0SXuan Hu
21239c59369SXuan Hu  for (portIdx <- intRfRaddr.indices) {
21339c59369SXuan Hu    if (intRFReadArbiter.io.out.isDefinedAt(portIdx))
21439c59369SXuan Hu      intRfRaddr(portIdx) := intRFReadArbiter.io.out(portIdx).bits.addr
21539c59369SXuan Hu    else
21639c59369SXuan Hu      intRfRaddr(portIdx) := 0.U
21739c59369SXuan Hu  }
218730cfbc0SXuan Hu
21983ba63b3SXuan Hu  vfRfWaddr := io.fromVfWb.map(_.addr).toSeq
22083ba63b3SXuan Hu  vfRfWdata := io.fromVfWb.map(_.data).toSeq
221730cfbc0SXuan Hu  vfRfWen.foreach(_.zip(io.fromVfWb.map(_.wen)).foreach { case (wenSink, wenSource) => wenSink := wenSource } )// Todo: support fp multi-write
222730cfbc0SXuan Hu
22339c59369SXuan Hu  for (portIdx <- vfRfRaddr.indices) {
22439c59369SXuan Hu    if (vfRFReadArbiter.io.out.isDefinedAt(portIdx))
22539c59369SXuan Hu      vfRfRaddr(portIdx) := vfRFReadArbiter.io.out(portIdx).bits.addr
22639c59369SXuan Hu    else
22739c59369SXuan Hu      vfRfRaddr(portIdx) := 0.U
22839c59369SXuan Hu  }
22939c59369SXuan Hu
230d91483a6Sfdy  vfRfRaddr(VCONFIG_PORT) := io.vconfigReadPort.addr
231d91483a6Sfdy  io.vconfigReadPort.data := vfRfRdata(VCONFIG_PORT)
232382346a1Szhanglinjuan  // vfRfRaddr(VLD_PORT) := io.vldReadPort.addr
233382346a1Szhanglinjuan  io.vldReadPort.data := DontCare
234730cfbc0SXuan Hu
235730cfbc0SXuan Hu  intDebugRead.foreach { case (addr, _) =>
236b7d9e8d5Sxiaofeibao-xjtu    addr := io.debugIntRat.get
237730cfbc0SXuan Hu  }
238730cfbc0SXuan Hu
239730cfbc0SXuan Hu  vfDebugRead.foreach { case (addr, _) =>
240b7d9e8d5Sxiaofeibao-xjtu    addr := io.debugFpRat.get ++ io.debugVecRat.get :+ io.debugVconfigRat.get
241730cfbc0SXuan Hu  }
242730cfbc0SXuan Hu  println(s"[DataPath] " +
243730cfbc0SXuan Hu    s"has intDebugRead: ${intDebugRead.nonEmpty}, " +
244730cfbc0SXuan Hu    s"has vfDebugRead: ${vfDebugRead.nonEmpty}")
245730cfbc0SXuan Hu
246730cfbc0SXuan Hu  val s1_addrOHs = Reg(MixedVec(
24783ba63b3SXuan Hu    fromIQ.map(x => MixedVec(x.map(_.bits.addrOH.cloneType).toSeq)).toSeq
248730cfbc0SXuan Hu  ))
249730cfbc0SXuan Hu  val s1_toExuValid: MixedVec[MixedVec[Bool]] = Reg(MixedVec(
25083ba63b3SXuan Hu    toExu.map(x => MixedVec(x.map(_.valid.cloneType).toSeq)).toSeq
251730cfbc0SXuan Hu  ))
25283ba63b3SXuan Hu  val s1_toExuData: MixedVec[MixedVec[ExuInput]] = Reg(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.cloneType).toSeq)).toSeq))
2535f80df32Sxiaofeibao-xjtu  val s1_toExuReady = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.ready.cloneType).toSeq))))
2545f80df32Sxiaofeibao-xjtu  val s1_srcType: MixedVec[MixedVec[Vec[UInt]]] = MixedVecInit(fromIQ.map(x => MixedVecInit(x.map(xx => RegEnable(xx.bits.srcType, xx.fire)).toSeq)))
255730cfbc0SXuan Hu
2565f80df32Sxiaofeibao-xjtu  val s1_intPregRData: MixedVec[MixedVec[Vec[UInt]]] = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.src.cloneType).toSeq))))
2575f80df32Sxiaofeibao-xjtu  val s1_vfPregRData: MixedVec[MixedVec[Vec[UInt]]] = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.src.cloneType).toSeq))))
258730cfbc0SXuan Hu
259730cfbc0SXuan Hu  val rfrPortConfigs = schdParams.map(_.issueBlockParams).flatten.map(_.exuBlockParams.map(_.rfrPortConfigs))
260730cfbc0SXuan Hu
261730cfbc0SXuan Hu  println(s"[DataPath] s1_intPregRData.flatten.flatten.size: ${s1_intPregRData.flatten.flatten.size}, intRfRdata.size: ${intRfRdata.size}")
262730cfbc0SXuan Hu  s1_intPregRData.foreach(_.foreach(_.foreach(_ := 0.U)))
263730cfbc0SXuan Hu  s1_intPregRData.zip(rfrPortConfigs).foreach { case (iqRdata, iqCfg) =>
264730cfbc0SXuan Hu      iqRdata.zip(iqCfg).foreach { case (iuRdata, iuCfg) =>
265730cfbc0SXuan Hu        val realIuCfg = iuCfg.map(x => if(x.size > 1) x.filter(_.isInstanceOf[IntRD]) else x).flatten
266730cfbc0SXuan Hu        assert(iuRdata.size == realIuCfg.size, "iuRdata.size != realIuCfg.size")
267730cfbc0SXuan Hu        iuRdata.zip(realIuCfg)
268730cfbc0SXuan Hu          .filter { case (_, rfrPortConfig) => rfrPortConfig.isInstanceOf[IntRD] }
269730cfbc0SXuan Hu          .foreach { case (sink, cfg) => sink := intRfRdata(cfg.port) }
270730cfbc0SXuan Hu      }
271730cfbc0SXuan Hu  }
272730cfbc0SXuan Hu
273730cfbc0SXuan Hu  println(s"[DataPath] s1_vfPregRData.flatten.flatten.size: ${s1_vfPregRData.flatten.flatten.size}, vfRfRdata.size: ${vfRfRdata.size}")
274730cfbc0SXuan Hu  s1_vfPregRData.foreach(_.foreach(_.foreach(_ := 0.U)))
275730cfbc0SXuan Hu  s1_vfPregRData.zip(rfrPortConfigs).foreach{ case(iqRdata, iqCfg) =>
276730cfbc0SXuan Hu      iqRdata.zip(iqCfg).foreach{ case(iuRdata, iuCfg) =>
277730cfbc0SXuan Hu        val realIuCfg = iuCfg.map(x => if(x.size > 1) x.filter(_.isInstanceOf[VfRD]) else x).flatten
278730cfbc0SXuan Hu        assert(iuRdata.size == realIuCfg.size, "iuRdata.size != realIuCfg.size")
279730cfbc0SXuan Hu        iuRdata.zip(realIuCfg)
280730cfbc0SXuan Hu          .filter { case (_, rfrPortConfig) => rfrPortConfig.isInstanceOf[VfRD] }
281730cfbc0SXuan Hu          .foreach { case (sink, cfg) => sink := vfRfRdata(cfg.port) }
282730cfbc0SXuan Hu      }
283730cfbc0SXuan Hu  }
284730cfbc0SXuan Hu
285730cfbc0SXuan Hu  for (i <- fromIQ.indices) {
286730cfbc0SXuan Hu    for (j <- fromIQ(i).indices) {
287730cfbc0SXuan Hu      // IQ(s0) --[Ctrl]--> s1Reg ---------- begin
288730cfbc0SXuan Hu      // refs
289730cfbc0SXuan Hu      val s1_valid = s1_toExuValid(i)(j)
290730cfbc0SXuan Hu      val s1_ready = s1_toExuReady(i)(j)
291730cfbc0SXuan Hu      val s1_data = s1_toExuData(i)(j)
292730cfbc0SXuan Hu      val s1_addrOH = s1_addrOHs(i)(j)
293730cfbc0SXuan Hu      val s0 = fromIQ(i)(j) // s0
29449d97b43SXuan Hu      val srcNotBlock = s0.bits.common.dataSources.zip(intRdArbWinner(i)(j) zip vfRdArbWinner(i)(j)).map { case (source, win) =>
29549d97b43SXuan Hu        !source.readReg || win._1 && win._2
296670870b3SXuan Hu      }.fold(true.B)(_ && _)
29749d97b43SXuan Hu      val notBlock = srcNotBlock && intWbNotBlock(i)(j) && vfWbNotBlock(i)(j)
298730cfbc0SXuan Hu      val s1_flush = s0.bits.common.robIdx.needFlush(Seq(io.flush, RegNextWithEnable(io.flush)))
299c0be7f33SXuan Hu      val s1_cancel = og1FailedVec2(i)(j)
3000f55a0d3SHaojin Tang      val s1_ldCancel = LoadShouldCancel(s0.bits.common.loadDependency, io.ldCancel)
3010f55a0d3SHaojin Tang      when (s0.fire && !s1_flush && notBlock && !s1_cancel && !s1_ldCancel) {
302730cfbc0SXuan Hu        s1_valid := s0.valid
303730cfbc0SXuan Hu        s1_data.fromIssueBundle(s0.bits) // no src data here
304730cfbc0SXuan Hu        s1_addrOH := s0.bits.addrOH
305730cfbc0SXuan Hu      }.otherwise {
306730cfbc0SXuan Hu        s1_valid := false.B
307730cfbc0SXuan Hu      }
30839c59369SXuan Hu      s0.ready := (s1_ready || !s1_valid) && notBlock
309730cfbc0SXuan Hu      // IQ(s0) --[Ctrl]--> s1Reg ---------- end
310730cfbc0SXuan Hu
311730cfbc0SXuan Hu      // IQ(s0) --[Data]--> s1Reg ---------- begin
312730cfbc0SXuan Hu      // imm extract
31339c59369SXuan Hu      when (s0.fire && !s1_flush && notBlock) {
314730cfbc0SXuan Hu        if (s1_data.params.immType.nonEmpty && s1_data.src.size > 1) {
315730cfbc0SXuan Hu          // rs1 is always int reg, rs2 may be imm
316730cfbc0SXuan Hu          when(SrcType.isImm(s0.bits.srcType(1))) {
317730cfbc0SXuan Hu            s1_data.src(1) := ImmExtractor(
318730cfbc0SXuan Hu              s0.bits.common.imm,
319730cfbc0SXuan Hu              s0.bits.immType,
320da778e6fSXuan Hu              s1_data.params.dataBitsMax,
321730cfbc0SXuan Hu              s1_data.params.immType.map(_.litValue)
322730cfbc0SXuan Hu            )
323730cfbc0SXuan Hu          }
324730cfbc0SXuan Hu        }
3251f214ac3Sxiaofeibao-xjtu        if (s1_data.params.hasVecFu) {
326da778e6fSXuan Hu          // Fuck off riscv vector imm!!! Why not src1???
327da778e6fSXuan Hu          when(SrcType.isImm(s0.bits.srcType(0))) {
328da778e6fSXuan Hu            s1_data.src(0) := ImmExtractor(
329da778e6fSXuan Hu              s0.bits.common.imm,
330da778e6fSXuan Hu              s0.bits.immType,
331da778e6fSXuan Hu              s1_data.params.dataBitsMax,
332da778e6fSXuan Hu              s1_data.params.immType.map(_.litValue)
333da778e6fSXuan Hu            )
334da778e6fSXuan Hu          }
3355fbd5715SHaojin Tang        } else if (s1_data.params.hasLoadFu || s1_data.params.hasHyldaFu) {
336f4dcd9fcSsinsanction          // dirty code for fused_lui_load
337f4dcd9fcSsinsanction          when(SrcType.isImm(s0.bits.srcType(0))) {
338fbb02de4Ssinsanction            s1_data.src(0) := SignExt(ImmUnion.U.toImm32(s0.bits.common.imm(s0.bits.common.imm.getWidth - 1, ImmUnion.I.len)), XLEN)
339f4dcd9fcSsinsanction          }
340730cfbc0SXuan Hu        }
341730cfbc0SXuan Hu      }
342730cfbc0SXuan Hu      // IQ(s0) --[Data]--> s1Reg ---------- end
343730cfbc0SXuan Hu    }
344730cfbc0SXuan Hu  }
345730cfbc0SXuan Hu
346ea0f92d8Sczw  private val fromIQFire = fromIQ.map(_.map(_.fire))
347ea0f92d8Sczw  private val toExuFire = toExu.map(_.map(_.fire))
348730cfbc0SXuan Hu  toIQs.zipWithIndex.foreach {
349730cfbc0SXuan Hu    case(toIQ, iqIdx) =>
350730cfbc0SXuan Hu      toIQ.zipWithIndex.foreach {
351730cfbc0SXuan Hu        case (toIU, iuIdx) =>
352730cfbc0SXuan Hu          // IU: issue unit
353730cfbc0SXuan Hu          val og0resp = toIU.og0resp
354c0be7f33SXuan Hu          og0FailedVec2(iqIdx)(iuIdx) := fromIQ(iqIdx)(iuIdx).valid && (!fromIQFire(iqIdx)(iuIdx))
355c0be7f33SXuan Hu          og0resp.valid                 := og0FailedVec2(iqIdx)(iuIdx)
3565db4956bSzhanglyGit          og0resp.bits.robIdx           := fromIQ(iqIdx)(iuIdx).bits.common.robIdx
357aa2bcc31SzhanglyGit          og0resp.bits.uopIdx.foreach(_ := fromIQ(iqIdx)(iuIdx).bits.common.vpu.get.vuopIdx)
358*f08a822fSzhanglyGit          og0resp.bits.resp             := RespType.block
3598d29ec32Sczw          og0resp.bits.fuType           := fromIQ(iqIdx)(iuIdx).bits.common.fuType
360730cfbc0SXuan Hu
361730cfbc0SXuan Hu          val og1resp = toIU.og1resp
362c0be7f33SXuan Hu          og1FailedVec2(iqIdx)(iuIdx)   := s1_toExuValid(iqIdx)(iuIdx) && !toExuFire(iqIdx)(iuIdx)
363730cfbc0SXuan Hu          og1resp.valid                 := s1_toExuValid(iqIdx)(iuIdx)
364*f08a822fSzhanglyGit          og1resp.bits.robIdx           := s1_toExuData(iqIdx)(iuIdx).robIdx
365cd7741b9SXuan Hu          // respType:  fuIdle      ->IQ entry clear
366cd7741b9SXuan Hu          //            fuUncertain ->IQ entry no action
367cd7741b9SXuan Hu          //            fuBusy      ->IQ entry issued set false, then re-issue
3686233659eSXuan Hu          // Only hyu, lda and sta are fuUncertain at OG1 stage
369*f08a822fSzhanglyGit          og1resp.bits.resp             := Mux(!og1FailedVec2(iqIdx)(iuIdx),
370*f08a822fSzhanglyGit            if (toIU.issueQueueParams.isMemAddrIQ) RespType.uncertain else RespType.success,
371*f08a822fSzhanglyGit            RespType.block
372e8800897SXuan Hu          )
3738d29ec32Sczw          og1resp.bits.fuType           := s1_toExuData(iqIdx)(iuIdx).fuType
374730cfbc0SXuan Hu      }
375730cfbc0SXuan Hu  }
3768a00ff56SXuan Hu
3777a96cc7fSHaojin Tang  io.og0CancelOH := VecInit(fromFlattenIQ.map(x => x.valid && !x.fire)).asUInt
3787a96cc7fSHaojin Tang  io.og1CancelOH := VecInit(toFlattenExu.map(x => x.valid && !x.fire)).asUInt
379c0be7f33SXuan Hu
380bc7d6943SzhanglyGit  io.cancelToBusyTable.zipWithIndex.foreach { case (cancel, i) =>
381bc7d6943SzhanglyGit    cancel.valid := fromFlattenIQ(i).valid && !fromFlattenIQ(i).fire && {
382bc7d6943SzhanglyGit      if (fromFlattenIQ(i).bits.common.rfWen.isDefined)
383bc7d6943SzhanglyGit        fromFlattenIQ(i).bits.common.rfWen.get && fromFlattenIQ(i).bits.common.pdest =/= 0.U
384bc7d6943SzhanglyGit      else
385bc7d6943SzhanglyGit        true.B
386bc7d6943SzhanglyGit    }
387bc7d6943SzhanglyGit    cancel.bits.rfWen := fromFlattenIQ(i).bits.common.rfWen.getOrElse(false.B)
38873b1b2e4SzhanglyGit    cancel.bits.fpWen := fromFlattenIQ(i).bits.common.fpWen.getOrElse(false.B)
38973b1b2e4SzhanglyGit    cancel.bits.vecWen := fromFlattenIQ(i).bits.common.vecWen.getOrElse(false.B)
390bc7d6943SzhanglyGit    cancel.bits.pdest := fromFlattenIQ(i).bits.common.pdest
391bc7d6943SzhanglyGit  }
392bc7d6943SzhanglyGit
393730cfbc0SXuan Hu  for (i <- toExu.indices) {
394730cfbc0SXuan Hu    for (j <- toExu(i).indices) {
395730cfbc0SXuan Hu      // s1Reg --[Ctrl]--> exu(s1) ---------- begin
396730cfbc0SXuan Hu      // refs
397730cfbc0SXuan Hu      val sinkData = toExu(i)(j).bits
398730cfbc0SXuan Hu      // assign
399730cfbc0SXuan Hu      toExu(i)(j).valid := s1_toExuValid(i)(j)
400730cfbc0SXuan Hu      s1_toExuReady(i)(j) := toExu(i)(j).ready
401730cfbc0SXuan Hu      sinkData := s1_toExuData(i)(j)
402730cfbc0SXuan Hu      // s1Reg --[Ctrl]--> exu(s1) ---------- end
403730cfbc0SXuan Hu
404730cfbc0SXuan Hu      // s1Reg --[Data]--> exu(s1) ---------- begin
405730cfbc0SXuan Hu      // data source1: preg read data
406730cfbc0SXuan Hu      for (k <- sinkData.src.indices) {
407730cfbc0SXuan Hu        val srcDataTypeSet: Set[DataConfig] = sinkData.params.getSrcDataType(k)
408730cfbc0SXuan Hu
409730cfbc0SXuan Hu        val readRfMap: Seq[(Bool, UInt)] = (Seq(None) :+
410730cfbc0SXuan Hu          (if (s1_intPregRData(i)(j).isDefinedAt(k) && srcDataTypeSet.intersect(IntRegSrcDataSet).nonEmpty)
411730cfbc0SXuan Hu            Some(SrcType.isXp(s1_srcType(i)(j)(k)) -> s1_intPregRData(i)(j)(k))
412730cfbc0SXuan Hu          else None) :+
413730cfbc0SXuan Hu          (if (s1_vfPregRData(i)(j).isDefinedAt(k) && srcDataTypeSet.intersect(VfRegSrcDataSet).nonEmpty)
414730cfbc0SXuan Hu            Some(SrcType.isVfp(s1_srcType(i)(j)(k))-> s1_vfPregRData(i)(j)(k))
415730cfbc0SXuan Hu          else None)
416730cfbc0SXuan Hu        ).filter(_.nonEmpty).map(_.get)
417730cfbc0SXuan Hu        if (readRfMap.nonEmpty)
418730cfbc0SXuan Hu          sinkData.src(k) := Mux1H(readRfMap)
419730cfbc0SXuan Hu      }
420730cfbc0SXuan Hu
421730cfbc0SXuan Hu      // data source2: extracted imm and pc saved in s1Reg
422730cfbc0SXuan Hu      if (sinkData.params.immType.nonEmpty && sinkData.src.size > 1) {
423730cfbc0SXuan Hu        when(SrcType.isImm(s1_srcType(i)(j)(1))) {
424730cfbc0SXuan Hu          sinkData.src(1) := s1_toExuData(i)(j).src(1)
425730cfbc0SXuan Hu        }
426730cfbc0SXuan Hu      }
427730cfbc0SXuan Hu      if (sinkData.params.hasJmpFu) {
4285f80df32Sxiaofeibao-xjtu        val index = pcReadFtqPtrFormIQ.map(_.bits.exuParams).indexOf(sinkData.params)
4295f80df32Sxiaofeibao-xjtu        sinkData.pc.get := pcRdata(index)
430da778e6fSXuan Hu      } else if (sinkData.params.hasVecFu) {
431da778e6fSXuan Hu        when(SrcType.isImm(s1_srcType(i)(j)(0))) {
432da778e6fSXuan Hu          sinkData.src(0) := s1_toExuData(i)(j).src(0)
433da778e6fSXuan Hu        }
4345fbd5715SHaojin Tang      } else if (sinkData.params.hasLoadFu || sinkData.params.hasHyldaFu) {
435f4dcd9fcSsinsanction        when(SrcType.isImm(s1_srcType(i)(j)(0))) {
436f4dcd9fcSsinsanction          sinkData.src(0) := s1_toExuData(i)(j).src(0)
437f4dcd9fcSsinsanction        }
438730cfbc0SXuan Hu      }
439730cfbc0SXuan Hu      // s1Reg --[Data]--> exu(s1) ---------- end
440730cfbc0SXuan Hu    }
441730cfbc0SXuan Hu  }
442730cfbc0SXuan Hu
443730cfbc0SXuan Hu  if (env.AlwaysBasicDiff || env.EnableDifftest) {
444730cfbc0SXuan Hu    val delayedCnt = 2
44583ba63b3SXuan Hu    val difftestArchIntRegState = DifftestModule(new DiffArchIntRegState, delay = delayedCnt)
44683ba63b3SXuan Hu    difftestArchIntRegState.coreid := io.hartId
44783ba63b3SXuan Hu    difftestArchIntRegState.value := intDebugRead.get._2
448730cfbc0SXuan Hu
44983ba63b3SXuan Hu    val difftestArchFpRegState = DifftestModule(new DiffArchFpRegState, delay = delayedCnt)
45083ba63b3SXuan Hu    difftestArchFpRegState.coreid := io.hartId
45183ba63b3SXuan Hu    difftestArchFpRegState.value := fpDebugReadData.get
452730cfbc0SXuan Hu
45383ba63b3SXuan Hu    val difftestArchVecRegState = DifftestModule(new DiffArchVecRegState, delay = delayedCnt)
45483ba63b3SXuan Hu    difftestArchVecRegState.coreid := io.hartId
45583ba63b3SXuan Hu    difftestArchVecRegState.value := vecDebugReadData.get
456730cfbc0SXuan Hu  }
457a81bbc0aSZhangZifei
458a81bbc0aSZhangZifei  val int_regcache_size = 48
459a81bbc0aSZhangZifei  val int_regcache_tag = RegInit(VecInit(Seq.fill(int_regcache_size)(0.U(intSchdParams.pregIdxWidth.W))))
460a81bbc0aSZhangZifei  val int_regcache_enqPtr = RegInit(0.U(log2Up(int_regcache_size).W))
461a81bbc0aSZhangZifei  int_regcache_enqPtr := int_regcache_enqPtr + PopCount(intRfWen)
462a81bbc0aSZhangZifei  for (i <- intRfWen.indices) {
463a81bbc0aSZhangZifei    when (intRfWen(i)) {
464a81bbc0aSZhangZifei      int_regcache_tag(int_regcache_enqPtr + PopCount(intRfWen.take(i))) := intRfWaddr(i)
465a81bbc0aSZhangZifei    }
466a81bbc0aSZhangZifei  }
467a81bbc0aSZhangZifei
468a81bbc0aSZhangZifei  val vf_regcache_size = 48
469a81bbc0aSZhangZifei  val vf_regcache_tag = RegInit(VecInit(Seq.fill(vf_regcache_size)(0.U(vfSchdParams.pregIdxWidth.W))))
470a81bbc0aSZhangZifei  val vf_regcache_enqPtr = RegInit(0.U(log2Up(vf_regcache_size).W))
471a81bbc0aSZhangZifei  vf_regcache_enqPtr := vf_regcache_enqPtr + PopCount(vfRfWen.head)
472a81bbc0aSZhangZifei  for (i <- vfRfWen.indices) {
473a81bbc0aSZhangZifei    when (vfRfWen.head(i)) {
474a81bbc0aSZhangZifei      vf_regcache_tag(vf_regcache_enqPtr + PopCount(vfRfWen.head.take(i))) := vfRfWaddr(i)
475a81bbc0aSZhangZifei    }
476a81bbc0aSZhangZifei  }
477a81bbc0aSZhangZifei
478a81bbc0aSZhangZifei  XSPerfHistogram(s"IntRegFileRead_hist", PopCount(intRFReadArbiter.io.in.flatten.flatten.map(_.valid)), true.B, 0, 20, 1)
479a81bbc0aSZhangZifei  XSPerfHistogram(s"VfRegFileRead_hist", PopCount(vfRFReadArbiter.io.in.flatten.flatten.map(_.valid)), true.B, 0, 20, 1)
480a81bbc0aSZhangZifei  XSPerfHistogram(s"IntRegFileWrite_hist", PopCount(intRFWriteReq.flatten), true.B, 0, 20, 1)
481a81bbc0aSZhangZifei  XSPerfHistogram(s"VfRegFileWrite_hist", PopCount(vfRFWriteReq.flatten), true.B, 0, 20, 1)
482a81bbc0aSZhangZifei
483a81bbc0aSZhangZifei  val int_regcache_part32 = (1 until 33).map(i => int_regcache_tag(int_regcache_enqPtr - i.U))
484a81bbc0aSZhangZifei  val int_regcache_part24 = (1 until 24).map(i => int_regcache_tag(int_regcache_enqPtr - i.U))
485a81bbc0aSZhangZifei  val int_regcache_part16 = (1 until 17).map(i => int_regcache_tag(int_regcache_enqPtr - i.U))
486a81bbc0aSZhangZifei  val int_regcache_part8 = (1 until 9).map(i => int_regcache_tag(int_regcache_enqPtr - i.U))
487a81bbc0aSZhangZifei
488a81bbc0aSZhangZifei  val int_regcache_48_hit_vec = intRFReadArbiter.io.in.flatten.flatten.map(x => x.valid && int_regcache_tag.map(_ === x.bits.addr).reduce(_ || _))
489a81bbc0aSZhangZifei  val int_regcache_8_hit_vec = intRFReadArbiter.io.in.flatten.flatten.map(x => x.valid && int_regcache_part8.map(_ === x.bits.addr).reduce(_ || _))
490a81bbc0aSZhangZifei  val int_regcache_16_hit_vec = intRFReadArbiter.io.in.flatten.flatten.map(x => x.valid && int_regcache_part16.map(_ === x.bits.addr).reduce(_ || _))
491a81bbc0aSZhangZifei  val int_regcache_24_hit_vec = intRFReadArbiter.io.in.flatten.flatten.map(x => x.valid && int_regcache_part24.map(_ === x.bits.addr).reduce(_ || _))
492a81bbc0aSZhangZifei  val int_regcache_32_hit_vec = intRFReadArbiter.io.in.flatten.flatten.map(x => x.valid && int_regcache_part32.map(_ === x.bits.addr).reduce(_ || _))
493a81bbc0aSZhangZifei  XSPerfAccumulate("IntRegCache48Hit", PopCount(int_regcache_48_hit_vec))
494a81bbc0aSZhangZifei  XSPerfAccumulate("IntRegCache8Hit", PopCount(int_regcache_8_hit_vec))
495a81bbc0aSZhangZifei  XSPerfAccumulate("IntRegCache16Hit", PopCount(int_regcache_16_hit_vec))
496a81bbc0aSZhangZifei  XSPerfAccumulate("IntRegCache24Hit", PopCount(int_regcache_24_hit_vec))
497a81bbc0aSZhangZifei  XSPerfAccumulate("IntRegCache32Hit", PopCount(int_regcache_32_hit_vec))
498a81bbc0aSZhangZifei  XSPerfHistogram("IntRegCache48Hit_hist", PopCount(int_regcache_48_hit_vec), true.B, 0, 16, 2)
499a81bbc0aSZhangZifei
500a81bbc0aSZhangZifei  XSPerfAccumulate(s"IntRFReadBeforeArb", PopCount(intRFReadArbiter.io.in.flatten.flatten.map(_.valid)))
501a81bbc0aSZhangZifei  XSPerfAccumulate(s"IntRFReadAfterArb", PopCount(intRFReadArbiter.io.out.map(_.valid)))
502a81bbc0aSZhangZifei  XSPerfAccumulate(s"VfRFReadBeforeArb", PopCount(vfRFReadArbiter.io.in.flatten.flatten.map(_.valid)))
503a81bbc0aSZhangZifei  XSPerfAccumulate(s"VfRFReadAfterArb", PopCount(vfRFReadArbiter.io.out.map(_.valid)))
504a81bbc0aSZhangZifei  XSPerfAccumulate(s"IntUopBeforeArb", PopCount(fromIntIQ.flatten.map(_.valid)))
505a81bbc0aSZhangZifei  XSPerfAccumulate(s"IntUopAfterArb", PopCount(fromIntIQ.flatten.map(_.fire)))
506a81bbc0aSZhangZifei  XSPerfAccumulate(s"MemUopBeforeArb", PopCount(fromMemIQ.flatten.map(_.valid)))
507a81bbc0aSZhangZifei  XSPerfAccumulate(s"MemUopAfterArb", PopCount(fromMemIQ.flatten.map(_.fire)))
508a81bbc0aSZhangZifei  XSPerfAccumulate(s"VfUopBeforeArb", PopCount(fromVfIQ.flatten.map(_.valid)))
509a81bbc0aSZhangZifei  XSPerfAccumulate(s"VfUopAfterArb", PopCount(fromVfIQ.flatten.map(_.fire)))
510a81bbc0aSZhangZifei
511a81bbc0aSZhangZifei  XSPerfHistogram(s"IntRFReadBeforeArb_hist", PopCount(intRFReadArbiter.io.in.flatten.flatten.map(_.valid)), true.B, 0, 16, 2)
512a81bbc0aSZhangZifei  XSPerfHistogram(s"IntRFReadAfterArb_hist", PopCount(intRFReadArbiter.io.out.map(_.valid)), true.B, 0, 16, 2)
513a81bbc0aSZhangZifei  XSPerfHistogram(s"VfRFReadBeforeArb_hist", PopCount(vfRFReadArbiter.io.in.flatten.flatten.map(_.valid)), true.B, 0, 16, 2)
514a81bbc0aSZhangZifei  XSPerfHistogram(s"VfRFReadAfterArb_hist", PopCount(vfRFReadArbiter.io.out.map(_.valid)), true.B, 0, 16, 2)
515a81bbc0aSZhangZifei  XSPerfHistogram(s"IntUopBeforeArb_hist", PopCount(fromIntIQ.flatten.map(_.valid)), true.B, 0, 8, 2)
516a81bbc0aSZhangZifei  XSPerfHistogram(s"IntUopAfterArb_hist", PopCount(fromIntIQ.flatten.map(_.fire)), true.B, 0, 8, 2)
517a81bbc0aSZhangZifei  XSPerfHistogram(s"MemUopBeforeArb_hist", PopCount(fromMemIQ.flatten.map(_.valid)), true.B, 0, 8, 2)
518a81bbc0aSZhangZifei  XSPerfHistogram(s"MemUopAfterArb_hist", PopCount(fromMemIQ.flatten.map(_.fire)), true.B, 0, 8, 2)
519a81bbc0aSZhangZifei  XSPerfHistogram(s"VfUopBeforeArb_hist", PopCount(fromVfIQ.flatten.map(_.valid)), true.B, 0, 8, 2)
520a81bbc0aSZhangZifei  XSPerfHistogram(s"VfUopAfterArb_hist", PopCount(fromVfIQ.flatten.map(_.fire)), true.B, 0, 8, 2)
521730cfbc0SXuan Hu}
522730cfbc0SXuan Hu
523730cfbc0SXuan Huclass DataPathIO()(implicit p: Parameters, params: BackendParams) extends XSBundle {
524730cfbc0SXuan Hu  // params
525730cfbc0SXuan Hu  private val intSchdParams = params.schdParams(IntScheduler())
526730cfbc0SXuan Hu  private val vfSchdParams = params.schdParams(VfScheduler())
527730cfbc0SXuan Hu  private val memSchdParams = params.schdParams(MemScheduler())
528730cfbc0SXuan Hu  // bundles
529730cfbc0SXuan Hu  val hartId = Input(UInt(8.W))
530730cfbc0SXuan Hu
531730cfbc0SXuan Hu  val flush: ValidIO[Redirect] = Flipped(ValidIO(new Redirect))
532730cfbc0SXuan Hu
533e2e5f6b0SXuan Hu  // Todo: check if this can be removed
534d91483a6Sfdy  val vconfigReadPort = new RfReadPort(XLEN, PhyRegIdxWidth)
535d91483a6Sfdy
536e703da02SzhanglyGit  val vldReadPort = new RfReadPort(VLEN, PhyRegIdxWidth)
537e703da02SzhanglyGit
5382e0a7dc5Sfdy  val wbConfictRead = Input(MixedVec(params.allSchdParams.map(x => MixedVec(x.issueBlockParams.map(x => x.genWbConflictBundle())))))
5392e0a7dc5Sfdy
540730cfbc0SXuan Hu  val fromIntIQ: MixedVec[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] =
541730cfbc0SXuan Hu    Flipped(MixedVec(intSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle)))
542730cfbc0SXuan Hu
543730cfbc0SXuan Hu  val fromMemIQ: MixedVec[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] =
544730cfbc0SXuan Hu    Flipped(MixedVec(memSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle)))
545730cfbc0SXuan Hu
546730cfbc0SXuan Hu  val fromVfIQ = Flipped(MixedVec(vfSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle)))
547730cfbc0SXuan Hu
548730cfbc0SXuan Hu  val toIntIQ = MixedVec(intSchdParams.issueBlockParams.map(_.genOGRespBundle))
549730cfbc0SXuan Hu
550730cfbc0SXuan Hu  val toMemIQ = MixedVec(memSchdParams.issueBlockParams.map(_.genOGRespBundle))
551730cfbc0SXuan Hu
552730cfbc0SXuan Hu  val toVfIQ = MixedVec(vfSchdParams.issueBlockParams.map(_.genOGRespBundle))
553730cfbc0SXuan Hu
5547a96cc7fSHaojin Tang  val og0CancelOH = Output(ExuOH(backendParams.numExu))
55510fe9778SXuan Hu
5567a96cc7fSHaojin Tang  val og1CancelOH = Output(ExuOH(backendParams.numExu))
557c0be7f33SXuan Hu
5586810d1e8Ssfencevma  val ldCancel = Vec(backendParams.LduCnt + backendParams.HyuCnt, Flipped(new LoadCancelIO))
5590f55a0d3SHaojin Tang
560bc7d6943SzhanglyGit  val cancelToBusyTable = Vec(backendParams.numExu, ValidIO(new CancelSignal))
561bc7d6943SzhanglyGit
562730cfbc0SXuan Hu  val toIntExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = intSchdParams.genExuInputBundle
563730cfbc0SXuan Hu
564730cfbc0SXuan Hu  val toFpExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = MixedVec(vfSchdParams.genExuInputBundle)
565730cfbc0SXuan Hu
566730cfbc0SXuan Hu  val toMemExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = memSchdParams.genExuInputBundle
567730cfbc0SXuan Hu
568730cfbc0SXuan Hu  val fromIntWb: MixedVec[RfWritePortWithConfig] = MixedVec(params.genIntWriteBackBundle)
569730cfbc0SXuan Hu
570730cfbc0SXuan Hu  val fromVfWb: MixedVec[RfWritePortWithConfig] = MixedVec(params.genVfWriteBackBundle)
571730cfbc0SXuan Hu
5725f80df32Sxiaofeibao-xjtu  val pcFromPcTargetMem = Flipped(new PcToDataPathIO(params))
5735f80df32Sxiaofeibao-xjtu
574b7d9e8d5Sxiaofeibao-xjtu  val debugIntRat     = if (params.debugEn) Some(Input(Vec(32, UInt(intSchdParams.pregIdxWidth.W)))) else None
575b7d9e8d5Sxiaofeibao-xjtu  val debugFpRat      = if (params.debugEn) Some(Input(Vec(32, UInt(vfSchdParams.pregIdxWidth.W)))) else None
576b7d9e8d5Sxiaofeibao-xjtu  val debugVecRat     = if (params.debugEn) Some(Input(Vec(32, UInt(vfSchdParams.pregIdxWidth.W)))) else None
577b7d9e8d5Sxiaofeibao-xjtu  val debugVconfigRat = if (params.debugEn) Some(Input(UInt(vfSchdParams.pregIdxWidth.W))) else None
578b7d9e8d5Sxiaofeibao-xjtu  val debugVconfig    = if (params.debugEn) Some(Output(UInt(XLEN.W))) else None
579730cfbc0SXuan Hu}
580