1730cfbc0SXuan Hupackage xiangshan.backend.datapath 2730cfbc0SXuan Hu 3730cfbc0SXuan Huimport chipsalliance.rocketchip.config.Parameters 43fd20becSczwimport chisel3.{Data, _} 5730cfbc0SXuan Huimport chisel3.util._ 6730cfbc0SXuan Huimport difftest.{DifftestArchFpRegState, DifftestArchIntRegState, DifftestArchVecRegState} 7730cfbc0SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 8730cfbc0SXuan Huimport utility._ 9730cfbc0SXuan Huimport xiangshan._ 10730cfbc0SXuan Huimport xiangshan.backend.BackendParams 11730cfbc0SXuan Huimport xiangshan.backend.datapath.DataConfig._ 12730cfbc0SXuan Huimport xiangshan.backend.datapath.RdConfig._ 13730cfbc0SXuan Huimport xiangshan.backend.issue.{ImmExtractor, IntScheduler, MemScheduler, VfScheduler} 14730cfbc0SXuan Huimport xiangshan.backend.Bundles._ 15730cfbc0SXuan Huimport xiangshan.backend.regfile._ 163fd20becSczwimport xiangshan.backend.datapath.WbConfig.{IntWB, PregWB, VfWB} 173fd20becSczw 183fd20becSczwclass WbBusyArbiterIO(inPortSize: Int, outPortSize: Int)(implicit p: Parameters) extends XSBundle { 193fd20becSczw val in = Vec(inPortSize, Flipped(DecoupledIO(new Bundle{}))) // TODO: remote the bool 203fd20becSczw val flush = Flipped(ValidIO(new Redirect)) 213fd20becSczw} 223fd20becSczw 233fd20becSczwclass WbBusyArbiter(isInt: Boolean)(implicit p: Parameters) extends XSModule { 243fd20becSczw val allExuParams = backendParams.allExuParams 253fd20becSczw 263fd20becSczw val portConfigs = allExuParams.flatMap(_.wbPortConfigs).filter{ 273fd20becSczw wbPortConfig => 283fd20becSczw if(isInt){ 293fd20becSczw wbPortConfig.isInstanceOf[IntWB] 303fd20becSczw } 313fd20becSczw else{ 323fd20becSczw wbPortConfig.isInstanceOf[VfWB] 333fd20becSczw } 343fd20becSczw } 353fd20becSczw 363fd20becSczw val numRfWrite = if (isInt) backendParams.numIntWb else backendParams.numVfWb 373fd20becSczw 383fd20becSczw val io = IO(new WbBusyArbiterIO(portConfigs.size, numRfWrite)) 393fd20becSczw // inGroup[port -> Bundle] 403fd20becSczw val inGroup = io.in.zip(portConfigs).groupBy{ case(port, config) => config.port} 413fd20becSczw // sort by priority 423fd20becSczw val inGroupSorted = inGroup.map{ 433fd20becSczw case(key, value) => (key -> value.sortBy{ case(port, config) => config.asInstanceOf[PregWB].priority}) 443fd20becSczw } 453fd20becSczw 463fd20becSczw private val arbiters = Seq.tabulate(numRfWrite) { x => { 473fd20becSczw if (inGroupSorted.contains(x)) { 483fd20becSczw Some(Module(new Arbiter( new Bundle{} ,n = inGroupSorted(x).length))) 493fd20becSczw } else { 503fd20becSczw None 513fd20becSczw } 523fd20becSczw }} 533fd20becSczw 543fd20becSczw arbiters.zipWithIndex.foreach { case (arb, i) => 553fd20becSczw if (arb.nonEmpty) { 563fd20becSczw arb.get.io.in.zip(inGroupSorted(i).map(_._1)).foreach { case (arbIn, addrIn) => 573fd20becSczw arbIn <> addrIn 583fd20becSczw } 593fd20becSczw } 603fd20becSczw } 613fd20becSczw 623fd20becSczw arbiters.foreach(_.foreach(_.io.out.ready := true.B)) 633fd20becSczw} 64730cfbc0SXuan Hu 65730cfbc0SXuan Huclass RFArbiterBundle(addrWidth: Int)(implicit p: Parameters) extends XSBundle { 66730cfbc0SXuan Hu val addr = UInt(addrWidth.W) 67730cfbc0SXuan Hu} 68730cfbc0SXuan Hu 69730cfbc0SXuan Huclass RFReadArbiterIO(inPortSize: Int, outPortSize: Int, pregWidth: Int)(implicit p: Parameters) extends XSBundle { 70730cfbc0SXuan Hu val in = Vec(inPortSize, Flipped(DecoupledIO(new RFArbiterBundle(pregWidth)))) 71730cfbc0SXuan Hu val out = Vec(outPortSize, Valid(new RFArbiterBundle(pregWidth))) 72730cfbc0SXuan Hu val flush = Flipped(ValidIO(new Redirect)) 73730cfbc0SXuan Hu} 74730cfbc0SXuan Hu 75730cfbc0SXuan Huclass RFReadArbiter(isInt: Boolean)(implicit p: Parameters) extends XSModule { 76730cfbc0SXuan Hu val allExuParams = backendParams.allExuParams 77730cfbc0SXuan Hu 78fcaf0cdcSXuan Hu val portConfigs: Seq[RdConfig] = allExuParams.map(_.rfrPortConfigs.flatten).flatten.filter{ 79730cfbc0SXuan Hu rfrPortConfigs => 80730cfbc0SXuan Hu if(isInt){ 81730cfbc0SXuan Hu rfrPortConfigs.isInstanceOf[IntRD] 82730cfbc0SXuan Hu } 83730cfbc0SXuan Hu else{ 84730cfbc0SXuan Hu rfrPortConfigs.isInstanceOf[VfRD] 85730cfbc0SXuan Hu } 86730cfbc0SXuan Hu } 87730cfbc0SXuan Hu 88fcaf0cdcSXuan Hu private val moduleName = this.getClass.getName + (if (isInt) "Int" else "Vf") 89fcaf0cdcSXuan Hu 90fcaf0cdcSXuan Hu println(s"[$moduleName] ports(${portConfigs.size})") 91fcaf0cdcSXuan Hu for (portCfg <- portConfigs) { 92fcaf0cdcSXuan Hu println(s"[$moduleName] port: ${portCfg.port}, priority: ${portCfg.priority}") 93fcaf0cdcSXuan Hu } 94fcaf0cdcSXuan Hu 95730cfbc0SXuan Hu val pregParams = if(isInt) backendParams.intPregParams else backendParams.vfPregParams 96730cfbc0SXuan Hu 97730cfbc0SXuan Hu val io = IO(new RFReadArbiterIO(portConfigs.size, backendParams.numRfRead, pregParams.addrWidth)) 98730cfbc0SXuan Hu // inGroup[port -> Bundle] 99730cfbc0SXuan Hu val inGroup: Map[Int, IndexedSeq[(DecoupledIO[RFArbiterBundle], RdConfig)]] = io.in.zip(portConfigs).groupBy{ case(port, config) => config.port} 100730cfbc0SXuan Hu // sort by priority 101730cfbc0SXuan Hu val inGroupSorted: Map[Int, IndexedSeq[(DecoupledIO[RFArbiterBundle], RdConfig)]] = inGroup.map{ 102730cfbc0SXuan Hu case(key, value) => (key -> value.sortBy{ case(port, config) => config.priority}) 103730cfbc0SXuan Hu } 104730cfbc0SXuan Hu 105730cfbc0SXuan Hu private val arbiters: Seq[Option[Arbiter[RFArbiterBundle]]] = Seq.tabulate(backendParams.numRfRead) { x => { 106730cfbc0SXuan Hu if (inGroupSorted.contains(x)) { 107730cfbc0SXuan Hu Some(Module(new Arbiter(new RFArbiterBundle(pregParams.addrWidth), inGroupSorted(x).length))) 108730cfbc0SXuan Hu } else { 109730cfbc0SXuan Hu None 110730cfbc0SXuan Hu } 111730cfbc0SXuan Hu }} 112730cfbc0SXuan Hu 113730cfbc0SXuan Hu arbiters.zipWithIndex.foreach { case (arb, i) => 114730cfbc0SXuan Hu if (arb.nonEmpty) { 115730cfbc0SXuan Hu arb.get.io.in.zip(inGroupSorted(i).map(_._1)).foreach { case (arbIn, addrIn) => 116730cfbc0SXuan Hu arbIn <> addrIn 117730cfbc0SXuan Hu } 118730cfbc0SXuan Hu } 119730cfbc0SXuan Hu } 120730cfbc0SXuan Hu 121730cfbc0SXuan Hu io.out.zip(arbiters).foreach { case (addrOut, arb) => 122730cfbc0SXuan Hu if (arb.nonEmpty) { 123730cfbc0SXuan Hu val arbOut = arb.get.io.out 124730cfbc0SXuan Hu arbOut.ready := true.B 125730cfbc0SXuan Hu addrOut.valid := arbOut.valid 126730cfbc0SXuan Hu addrOut.bits := arbOut.bits 127730cfbc0SXuan Hu } else { 128730cfbc0SXuan Hu addrOut := 0.U.asTypeOf(addrOut) 129730cfbc0SXuan Hu } 130730cfbc0SXuan Hu } 131730cfbc0SXuan Hu} 132730cfbc0SXuan Hu 133730cfbc0SXuan Huclass DataPath(params: BackendParams)(implicit p: Parameters) extends LazyModule { 134730cfbc0SXuan Hu private implicit val dpParams: BackendParams = params 135730cfbc0SXuan Hu lazy val module = new DataPathImp(this) 136730cfbc0SXuan Hu} 137730cfbc0SXuan Hu 138730cfbc0SXuan Huclass DataPathImp(override val wrapper: DataPath)(implicit p: Parameters, params: BackendParams) 139730cfbc0SXuan Hu extends LazyModuleImp(wrapper) with HasXSParameter { 140730cfbc0SXuan Hu 141d91483a6Sfdy private val VCONFIG_PORT = params.vconfigPort 142d91483a6Sfdy 143730cfbc0SXuan Hu val io = IO(new DataPathIO()) 144730cfbc0SXuan Hu 145730cfbc0SXuan Hu private val (fromIntIQ, toIntIQ, toIntExu) = (io.fromIntIQ, io.toIntIQ, io.toIntExu) 146730cfbc0SXuan Hu private val (fromMemIQ, toMemIQ, toMemExu) = (io.fromMemIQ, io.toMemIQ, io.toMemExu) 147730cfbc0SXuan Hu private val (fromVfIQ , toVfIQ , toVfExu ) = (io.fromVfIQ , io.toVfIQ , io.toFpExu) 148730cfbc0SXuan Hu 149730cfbc0SXuan Hu println(s"[DataPath] IntIQ(${fromIntIQ.size}), MemIQ(${fromMemIQ.size})") 150730cfbc0SXuan Hu println(s"[DataPath] IntExu(${fromIntIQ.map(_.size).sum}), MemExu(${fromMemIQ.map(_.size).sum})") 151730cfbc0SXuan Hu 152730cfbc0SXuan Hu // just refences for convience 153730cfbc0SXuan Hu private val fromIQ = fromIntIQ ++ fromVfIQ ++ fromMemIQ 154730cfbc0SXuan Hu 155730cfbc0SXuan Hu private val toIQs = toIntIQ ++ toVfIQ ++ toMemIQ 156730cfbc0SXuan Hu 157730cfbc0SXuan Hu private val toExu = toIntExu ++ toVfExu ++ toMemExu 158730cfbc0SXuan Hu 1593fd20becSczw private val intWbBusyArbiter = Module(new WbBusyArbiter(true)) 1603fd20becSczw private val vfWbBusyArbiter = Module(new WbBusyArbiter(false)) 161730cfbc0SXuan Hu private val intRFReadArbiter = Module(new RFReadArbiter(true)) 162730cfbc0SXuan Hu private val vfRFReadArbiter = Module(new RFReadArbiter(false)) 163730cfbc0SXuan Hu 164730cfbc0SXuan Hu private val issuePortsIn = fromIQ.flatten 1653fd20becSczw private val intNotBlocksW = fromIQ.map { case iq => Wire(Vec(iq.size, Bool())) } 1663fd20becSczw private val intNotBlocksSeqW = intNotBlocksW.flatten 1673fd20becSczw private val vfNotBlocksW = fromIQ.map { case iq => Wire(Vec(iq.size, Bool())) } 1683fd20becSczw private val vfNotBlocksSeqW = vfNotBlocksW.flatten 169730cfbc0SXuan Hu private val intBlocks = fromIQ.map{ case iq => Wire(Vec(iq.size, Bool())) } 170730cfbc0SXuan Hu private val intBlocksSeq = intBlocks.flatten 171730cfbc0SXuan Hu private val vfBlocks = fromIQ.map { case iq => Wire(Vec(iq.size, Bool())) } 172730cfbc0SXuan Hu private val vfBlocksSeq = vfBlocks.flatten 1732e0a7dc5Sfdy private val intWbConflictReads = io.wbConfictRead.flatten.flatten.map(_.intConflict) 1742e0a7dc5Sfdy private val vfWbConflictReads = io.wbConfictRead.flatten.flatten.map(_.vfConflict) 175730cfbc0SXuan Hu 1763fd20becSczw val intWbBusyInSize = issuePortsIn.map(issuePortIn => issuePortIn.bits.getIntWbBusyBundle.size).scan(0)(_ + _) 177fcaf0cdcSXuan Hu val intReadPortInSize: IndexedSeq[Int] = issuePortsIn.map(issuePortIn => issuePortIn.bits.getIntRfReadBundle.size).scan(0)(_ + _) 178730cfbc0SXuan Hu issuePortsIn.zipWithIndex.foreach{ 179730cfbc0SXuan Hu case (issuePortIn, idx) => 1803fd20becSczw val wbBusyIn = issuePortIn.bits.getIntWbBusyBundle 1813fd20becSczw val lw = intWbBusyInSize(idx) 1823fd20becSczw val rw = intWbBusyInSize(idx + 1) 1833fd20becSczw val arbiterInW = intWbBusyArbiter.io.in.slice(lw, rw) 1843fd20becSczw arbiterInW.zip(wbBusyIn).foreach { 1853fd20becSczw case (sink, source) => 1863fd20becSczw sink.bits := DontCare 1873fd20becSczw sink.valid := issuePortIn.valid && source 1883fd20becSczw } 1892e0a7dc5Sfdy val notBlockFlag = if (rw > lw) { 1902e0a7dc5Sfdy val arbiterRes = arbiterInW.zip(wbBusyIn).map { 1913fd20becSczw case (sink, source) => sink.ready 1923fd20becSczw }.reduce(_ & _) 1932e0a7dc5Sfdy if (intWbConflictReads(idx).isDefined) { 1942e0a7dc5Sfdy Mux(intWbConflictReads(idx).get, arbiterRes, true.B) 1952e0a7dc5Sfdy } else arbiterRes 1962e0a7dc5Sfdy } else true.B 1972e0a7dc5Sfdy intNotBlocksSeqW(idx) := notBlockFlag 198730cfbc0SXuan Hu val readPortIn = issuePortIn.bits.getIntRfReadBundle 199730cfbc0SXuan Hu val l = intReadPortInSize(idx) 200730cfbc0SXuan Hu val r = intReadPortInSize(idx + 1) 201730cfbc0SXuan Hu val arbiterIn = intRFReadArbiter.io.in.slice(l, r) 202730cfbc0SXuan Hu arbiterIn.zip(readPortIn).foreach{ 203730cfbc0SXuan Hu case(sink, source) => 204730cfbc0SXuan Hu sink.bits.addr := source.addr 2052e0a7dc5Sfdy sink.valid := issuePortIn.valid && SrcType.isXp(source.srcType) 206730cfbc0SXuan Hu } 207730cfbc0SXuan Hu if(r > l){ 208730cfbc0SXuan Hu intBlocksSeq(idx) := !arbiterIn.zip(readPortIn).map { 209730cfbc0SXuan Hu case (sink, source) => Mux(SrcType.isXp(source.srcType), sink.ready, true.B) 210730cfbc0SXuan Hu }.reduce(_ & _) 211730cfbc0SXuan Hu } 212730cfbc0SXuan Hu else{ 213730cfbc0SXuan Hu intBlocksSeq(idx) := false.B 214730cfbc0SXuan Hu } 215730cfbc0SXuan Hu } 2163fd20becSczw intWbBusyArbiter.io.flush := io.flush 217730cfbc0SXuan Hu intRFReadArbiter.io.flush := io.flush 218730cfbc0SXuan Hu 2193fd20becSczw val vfWbBusyInSize = issuePortsIn.map(issuePortIn => issuePortIn.bits.getVfWbBusyBundle.size).scan(0)(_ + _) 220b6b11f60SXuan Hu val vfReadPortInSize: IndexedSeq[Int] = issuePortsIn.map(issuePortIn => issuePortIn.bits.getVfRfReadBundle.size).scan(0)(_ + _) 221b6b11f60SXuan Hu println(s"vfReadPortInSize: $vfReadPortInSize") 222b6b11f60SXuan Hu 223730cfbc0SXuan Hu issuePortsIn.zipWithIndex.foreach { 224730cfbc0SXuan Hu case (issuePortIn, idx) => 2253fd20becSczw val wbBusyIn = issuePortIn.bits.getVfWbBusyBundle 2263fd20becSczw val lw = vfWbBusyInSize(idx) 2273fd20becSczw val rw = vfWbBusyInSize(idx + 1) 2283fd20becSczw val arbiterInW = vfWbBusyArbiter.io.in.slice(lw, rw) 2293fd20becSczw arbiterInW.zip(wbBusyIn).foreach { 2303fd20becSczw case (sink, source) => 2313fd20becSczw sink.bits := DontCare 2323fd20becSczw sink.valid := issuePortIn.valid && source 2333fd20becSczw } 2342e0a7dc5Sfdy val notBlockFlag = if (rw > lw){ 2352e0a7dc5Sfdy val arbiterRes = arbiterInW.zip(wbBusyIn).map { 2363fd20becSczw case (sink, source) => sink.ready 2373fd20becSczw }.reduce(_ & _) 2382e0a7dc5Sfdy if(vfWbConflictReads(idx).isDefined) { 2392e0a7dc5Sfdy Mux(vfWbConflictReads(idx).get, arbiterRes, true.B) 2402e0a7dc5Sfdy }else arbiterRes 2412e0a7dc5Sfdy }else true.B 2422e0a7dc5Sfdy vfNotBlocksSeqW(idx) := notBlockFlag 2432e0a7dc5Sfdy 244b6b11f60SXuan Hu val readPortIn = issuePortIn.bits.getVfRfReadBundle 245730cfbc0SXuan Hu val l = vfReadPortInSize(idx) 246730cfbc0SXuan Hu val r = vfReadPortInSize(idx + 1) 247730cfbc0SXuan Hu val arbiterIn = vfRFReadArbiter.io.in.slice(l, r) 248730cfbc0SXuan Hu arbiterIn.zip(readPortIn).foreach { 249730cfbc0SXuan Hu case (sink, source) => 250730cfbc0SXuan Hu sink.bits.addr := source.addr 2512e0a7dc5Sfdy sink.valid := issuePortIn.valid && SrcType.isVfp(source.srcType) 252730cfbc0SXuan Hu } 253730cfbc0SXuan Hu if (r > l) { 254730cfbc0SXuan Hu vfBlocksSeq(idx) := !arbiterIn.zip(readPortIn).map { 255730cfbc0SXuan Hu case (sink, source) => Mux(SrcType.isVfp(source.srcType), sink.ready, true.B) 256730cfbc0SXuan Hu }.reduce(_ & _) 257730cfbc0SXuan Hu } 258730cfbc0SXuan Hu else { 259730cfbc0SXuan Hu vfBlocksSeq(idx) := false.B 260730cfbc0SXuan Hu } 261730cfbc0SXuan Hu } 2623fd20becSczw vfWbBusyArbiter.io.flush := io.flush 263730cfbc0SXuan Hu vfRFReadArbiter.io.flush := io.flush 264730cfbc0SXuan Hu 265730cfbc0SXuan Hu private val intSchdParams = params.schdParams(IntScheduler()) 266730cfbc0SXuan Hu private val vfSchdParams = params.schdParams(VfScheduler()) 267730cfbc0SXuan Hu private val memSchdParams = params.schdParams(MemScheduler()) 268730cfbc0SXuan Hu 269730cfbc0SXuan Hu private val numIntRfReadByExu = intSchdParams.numIntRfReadByExu + memSchdParams.numIntRfReadByExu 270730cfbc0SXuan Hu private val numVfRfReadByExu = vfSchdParams.numVfRfReadByExu + memSchdParams.numVfRfReadByExu 271730cfbc0SXuan Hu // Todo: limit read port 272730cfbc0SXuan Hu private val numIntR = numIntRfReadByExu 273730cfbc0SXuan Hu private val numVfR = numVfRfReadByExu 274730cfbc0SXuan Hu println(s"[DataPath] RegFile read req needed by Exu: Int(${numIntRfReadByExu}), Vf(${numVfRfReadByExu})") 275730cfbc0SXuan Hu println(s"[DataPath] RegFile read port: Int(${numIntR}), Vf(${numVfR})") 276730cfbc0SXuan Hu 277730cfbc0SXuan Hu private val schdParams = params.allSchdParams 278730cfbc0SXuan Hu 279730cfbc0SXuan Hu private val intRfRaddr = Wire(Vec(params.numRfRead, UInt(intSchdParams.pregIdxWidth.W))) 280730cfbc0SXuan Hu private val intRfRdata = Wire(Vec(params.numRfRead, UInt(intSchdParams.rfDataWidth.W))) 281730cfbc0SXuan Hu private val intRfWen = Wire(Vec(io.fromIntWb.length, Bool())) 282730cfbc0SXuan Hu private val intRfWaddr = Wire(Vec(io.fromIntWb.length, UInt(intSchdParams.pregIdxWidth.W))) 283730cfbc0SXuan Hu private val intRfWdata = Wire(Vec(io.fromIntWb.length, UInt(intSchdParams.rfDataWidth.W))) 284730cfbc0SXuan Hu 285730cfbc0SXuan Hu private val vfRfSplitNum = VLEN / XLEN 286730cfbc0SXuan Hu private val vfRfRaddr = Wire(Vec(params.numRfRead, UInt(vfSchdParams.pregIdxWidth.W))) 287730cfbc0SXuan Hu private val vfRfRdata = Wire(Vec(params.numRfRead, UInt(vfSchdParams.rfDataWidth.W))) 288730cfbc0SXuan Hu private val vfRfWen = Wire(Vec(vfRfSplitNum, Vec(io.fromVfWb.length, Bool()))) 289730cfbc0SXuan Hu private val vfRfWaddr = Wire(Vec(io.fromVfWb.length, UInt(vfSchdParams.pregIdxWidth.W))) 290730cfbc0SXuan Hu private val vfRfWdata = Wire(Vec(io.fromVfWb.length, UInt(vfSchdParams.rfDataWidth.W))) 291730cfbc0SXuan Hu 292730cfbc0SXuan Hu private val intDebugRead: Option[(Vec[UInt], Vec[UInt])] = 293730cfbc0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 294730cfbc0SXuan Hu Some(Wire(Vec(32, UInt(intSchdParams.pregIdxWidth.W))), Wire(Vec(32, UInt(XLEN.W)))) 295730cfbc0SXuan Hu } else { None } 296730cfbc0SXuan Hu private val vfDebugRead: Option[(Vec[UInt], Vec[UInt])] = 297730cfbc0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 298a8db15d8Sfdy Some(Wire(Vec(32 + 32 + 1, UInt(vfSchdParams.pregIdxWidth.W))), Wire(Vec(32 + 32 + 1, UInt(VLEN.W)))) 299730cfbc0SXuan Hu } else { None } 300730cfbc0SXuan Hu 301730cfbc0SXuan Hu private val fpDebugReadData: Option[Vec[UInt]] = 302730cfbc0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 303730cfbc0SXuan Hu Some(Wire(Vec(32, UInt(XLEN.W)))) 304730cfbc0SXuan Hu } else { None } 305730cfbc0SXuan Hu private val vecDebugReadData: Option[Vec[UInt]] = 306730cfbc0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 307730cfbc0SXuan Hu Some(Wire(Vec(64, UInt(64.W)))) // v0 = Cat(Vec(1), Vec(0)) 308730cfbc0SXuan Hu } else { None } 309e2e5f6b0SXuan Hu private val vconfigDebugReadData: Option[UInt] = 310e2e5f6b0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 311e2e5f6b0SXuan Hu Some(Wire(UInt(64.W))) 312e2e5f6b0SXuan Hu } else { None } 313e2e5f6b0SXuan Hu 314730cfbc0SXuan Hu 315730cfbc0SXuan Hu fpDebugReadData.foreach(_ := vfDebugRead 316730cfbc0SXuan Hu .get._2 317730cfbc0SXuan Hu .slice(0, 32) 318730cfbc0SXuan Hu .map(_(63, 0)) 319730cfbc0SXuan Hu ) // fp only used [63, 0] 320730cfbc0SXuan Hu vecDebugReadData.foreach(_ := vfDebugRead 321730cfbc0SXuan Hu .get._2 322730cfbc0SXuan Hu .slice(32, 64) 323730cfbc0SXuan Hu .map(x => Seq(x(63, 0), x(127, 64))).flatten 324730cfbc0SXuan Hu ) 325e2e5f6b0SXuan Hu vconfigDebugReadData.foreach(_ := vfDebugRead 326e2e5f6b0SXuan Hu .get._2(64)(63, 0) 327e2e5f6b0SXuan Hu ) 328730cfbc0SXuan Hu 329e2e5f6b0SXuan Hu io.debugVconfig := vconfigDebugReadData.get 330a8db15d8Sfdy 331730cfbc0SXuan Hu IntRegFile("IntRegFile", intSchdParams.numPregs, intRfRaddr, intRfRdata, intRfWen, intRfWaddr, intRfWdata, 332730cfbc0SXuan Hu debugReadAddr = intDebugRead.map(_._1), 333730cfbc0SXuan Hu debugReadData = intDebugRead.map(_._2)) 334730cfbc0SXuan Hu VfRegFile("VfRegFile", vfSchdParams.numPregs, vfRfSplitNum, vfRfRaddr, vfRfRdata, vfRfWen, vfRfWaddr, vfRfWdata, 335730cfbc0SXuan Hu debugReadAddr = vfDebugRead.map(_._1), 336730cfbc0SXuan Hu debugReadData = vfDebugRead.map(_._2)) 337730cfbc0SXuan Hu 338730cfbc0SXuan Hu intRfWaddr := io.fromIntWb.map(_.addr) 339730cfbc0SXuan Hu intRfWdata := io.fromIntWb.map(_.data) 340730cfbc0SXuan Hu intRfWen := io.fromIntWb.map(_.wen) 341730cfbc0SXuan Hu 342730cfbc0SXuan Hu intRFReadArbiter.io.out.map(_.bits.addr).zip(intRfRaddr).foreach{ case(source, sink) => sink := source } 343730cfbc0SXuan Hu 344730cfbc0SXuan Hu vfRfWaddr := io.fromVfWb.map(_.addr) 345730cfbc0SXuan Hu vfRfWdata := io.fromVfWb.map(_.data) 346730cfbc0SXuan Hu vfRfWen.foreach(_.zip(io.fromVfWb.map(_.wen)).foreach { case (wenSink, wenSource) => wenSink := wenSource } )// Todo: support fp multi-write 347730cfbc0SXuan Hu 348730cfbc0SXuan Hu vfRFReadArbiter.io.out.map(_.bits.addr).zip(vfRfRaddr).foreach{ case(source, sink) => sink := source } 349d91483a6Sfdy vfRfRaddr(VCONFIG_PORT) := io.vconfigReadPort.addr 350d91483a6Sfdy io.vconfigReadPort.data := vfRfRdata(VCONFIG_PORT) 351730cfbc0SXuan Hu 352730cfbc0SXuan Hu intDebugRead.foreach { case (addr, _) => 353730cfbc0SXuan Hu addr := io.debugIntRat 354730cfbc0SXuan Hu } 355730cfbc0SXuan Hu 356730cfbc0SXuan Hu vfDebugRead.foreach { case (addr, _) => 357a8db15d8Sfdy addr := io.debugFpRat ++ io.debugVecRat :+ io.debugVconfigRat 358730cfbc0SXuan Hu } 359730cfbc0SXuan Hu println(s"[DataPath] " + 360730cfbc0SXuan Hu s"has intDebugRead: ${intDebugRead.nonEmpty}, " + 361730cfbc0SXuan Hu s"has vfDebugRead: ${vfDebugRead.nonEmpty}") 362730cfbc0SXuan Hu 363730cfbc0SXuan Hu val s1_addrOHs = Reg(MixedVec( 364730cfbc0SXuan Hu fromIQ.map(x => MixedVec(x.map(_.bits.addrOH.cloneType))) 365730cfbc0SXuan Hu )) 366730cfbc0SXuan Hu val s1_toExuValid: MixedVec[MixedVec[Bool]] = Reg(MixedVec( 367730cfbc0SXuan Hu toExu.map(x => MixedVec(x.map(_.valid.cloneType))) 368730cfbc0SXuan Hu )) 369730cfbc0SXuan Hu val s1_toExuData: MixedVec[MixedVec[ExuInput]] = Reg(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.cloneType))))) 370730cfbc0SXuan Hu val s1_toExuReady = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.ready.cloneType))))) // Todo 371730cfbc0SXuan Hu val s1_srcType: MixedVec[MixedVec[Vec[UInt]]] = MixedVecInit(fromIQ.map(x => MixedVecInit(x.map(xx => RegEnable(xx.bits.srcType, xx.fire))))) 372730cfbc0SXuan Hu 373730cfbc0SXuan Hu val s1_intPregRData: MixedVec[MixedVec[Vec[UInt]]] = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.src.cloneType))))) 374730cfbc0SXuan Hu val s1_vfPregRData: MixedVec[MixedVec[Vec[UInt]]] = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.src.cloneType))))) 375730cfbc0SXuan Hu 376730cfbc0SXuan Hu val rfrPortConfigs = schdParams.map(_.issueBlockParams).flatten.map(_.exuBlockParams.map(_.rfrPortConfigs)) 377730cfbc0SXuan Hu 378730cfbc0SXuan Hu println(s"[DataPath] s1_intPregRData.flatten.flatten.size: ${s1_intPregRData.flatten.flatten.size}, intRfRdata.size: ${intRfRdata.size}") 379730cfbc0SXuan Hu s1_intPregRData.foreach(_.foreach(_.foreach(_ := 0.U))) 380730cfbc0SXuan Hu s1_intPregRData.zip(rfrPortConfigs).foreach { case (iqRdata, iqCfg) => 381730cfbc0SXuan Hu iqRdata.zip(iqCfg).foreach { case (iuRdata, iuCfg) => 382730cfbc0SXuan Hu val realIuCfg = iuCfg.map(x => if(x.size > 1) x.filter(_.isInstanceOf[IntRD]) else x).flatten 383730cfbc0SXuan Hu assert(iuRdata.size == realIuCfg.size, "iuRdata.size != realIuCfg.size") 384730cfbc0SXuan Hu iuRdata.zip(realIuCfg) 385730cfbc0SXuan Hu .filter { case (_, rfrPortConfig) => rfrPortConfig.isInstanceOf[IntRD] } 386730cfbc0SXuan Hu .foreach { case (sink, cfg) => sink := intRfRdata(cfg.port) } 387730cfbc0SXuan Hu } 388730cfbc0SXuan Hu } 389730cfbc0SXuan Hu 390730cfbc0SXuan Hu println(s"[DataPath] s1_vfPregRData.flatten.flatten.size: ${s1_vfPregRData.flatten.flatten.size}, vfRfRdata.size: ${vfRfRdata.size}") 391730cfbc0SXuan Hu s1_vfPregRData.foreach(_.foreach(_.foreach(_ := 0.U))) 392730cfbc0SXuan Hu s1_vfPregRData.zip(rfrPortConfigs).foreach{ case(iqRdata, iqCfg) => 393730cfbc0SXuan Hu iqRdata.zip(iqCfg).foreach{ case(iuRdata, iuCfg) => 394730cfbc0SXuan Hu val realIuCfg = iuCfg.map(x => if(x.size > 1) x.filter(_.isInstanceOf[VfRD]) else x).flatten 395730cfbc0SXuan Hu assert(iuRdata.size == realIuCfg.size, "iuRdata.size != realIuCfg.size") 396730cfbc0SXuan Hu iuRdata.zip(realIuCfg) 397730cfbc0SXuan Hu .filter { case (_, rfrPortConfig) => rfrPortConfig.isInstanceOf[VfRD] } 398730cfbc0SXuan Hu .foreach { case (sink, cfg) => sink := vfRfRdata(cfg.port) } 399730cfbc0SXuan Hu } 400730cfbc0SXuan Hu } 401730cfbc0SXuan Hu 402730cfbc0SXuan Hu for (i <- fromIQ.indices) { 403730cfbc0SXuan Hu for (j <- fromIQ(i).indices) { 404730cfbc0SXuan Hu // IQ(s0) --[Ctrl]--> s1Reg ---------- begin 405730cfbc0SXuan Hu // refs 406730cfbc0SXuan Hu val s1_valid = s1_toExuValid(i)(j) 407730cfbc0SXuan Hu val s1_ready = s1_toExuReady(i)(j) 408730cfbc0SXuan Hu val s1_data = s1_toExuData(i)(j) 409730cfbc0SXuan Hu val s1_addrOH = s1_addrOHs(i)(j) 410730cfbc0SXuan Hu val s0 = fromIQ(i)(j) // s0 4113fd20becSczw val block = (intBlocks(i)(j) || !intNotBlocksW(i)(j)) || (vfBlocks(i)(j) || !vfNotBlocksW(i)(j)) 412730cfbc0SXuan Hu val s1_flush = s0.bits.common.robIdx.needFlush(Seq(io.flush, RegNextWithEnable(io.flush))) 413730cfbc0SXuan Hu when (s0.fire && !s1_flush && !block) { 414730cfbc0SXuan Hu s1_valid := s0.valid 415730cfbc0SXuan Hu s1_data.fromIssueBundle(s0.bits) // no src data here 416730cfbc0SXuan Hu s1_addrOH := s0.bits.addrOH 417730cfbc0SXuan Hu }.otherwise { 418730cfbc0SXuan Hu s1_valid := false.B 419730cfbc0SXuan Hu } 4202e0a7dc5Sfdy dontTouch(block) 421730cfbc0SXuan Hu s0.ready := (s1_ready || !s1_valid) && !block 422730cfbc0SXuan Hu // IQ(s0) --[Ctrl]--> s1Reg ---------- end 423730cfbc0SXuan Hu 424730cfbc0SXuan Hu // IQ(s0) --[Data]--> s1Reg ---------- begin 425730cfbc0SXuan Hu // imm extract 426730cfbc0SXuan Hu when (s0.fire && !s1_flush && !block) { 427730cfbc0SXuan Hu if (s1_data.params.immType.nonEmpty && s1_data.src.size > 1) { 428730cfbc0SXuan Hu // rs1 is always int reg, rs2 may be imm 429730cfbc0SXuan Hu when(SrcType.isImm(s0.bits.srcType(1))) { 430730cfbc0SXuan Hu s1_data.src(1) := ImmExtractor( 431730cfbc0SXuan Hu s0.bits.common.imm, 432730cfbc0SXuan Hu s0.bits.immType, 433da778e6fSXuan Hu s1_data.params.dataBitsMax, 434730cfbc0SXuan Hu s1_data.params.immType.map(_.litValue) 435730cfbc0SXuan Hu ) 436730cfbc0SXuan Hu } 437730cfbc0SXuan Hu } 438730cfbc0SXuan Hu if (s1_data.params.hasJmpFu) { 439730cfbc0SXuan Hu when(SrcType.isPc(s0.bits.srcType(0))) { 440730cfbc0SXuan Hu s1_data.src(0) := SignExt(s0.bits.jmp.get.pc, XLEN) 441730cfbc0SXuan Hu } 442da778e6fSXuan Hu } else if (s1_data.params.hasVecFu) { 443da778e6fSXuan Hu // Fuck off riscv vector imm!!! Why not src1??? 444da778e6fSXuan Hu when(SrcType.isImm(s0.bits.srcType(0))) { 445da778e6fSXuan Hu s1_data.src(0) := ImmExtractor( 446da778e6fSXuan Hu s0.bits.common.imm, 447da778e6fSXuan Hu s0.bits.immType, 448da778e6fSXuan Hu s1_data.params.dataBitsMax, 449da778e6fSXuan Hu s1_data.params.immType.map(_.litValue) 450da778e6fSXuan Hu ) 451da778e6fSXuan Hu } 452730cfbc0SXuan Hu } 453730cfbc0SXuan Hu } 454730cfbc0SXuan Hu // IQ(s0) --[Data]--> s1Reg ---------- end 455730cfbc0SXuan Hu } 456730cfbc0SXuan Hu } 457730cfbc0SXuan Hu 458ea0f92d8Sczw private val fromIQFire = fromIQ.map(_.map(_.fire)) 459ea0f92d8Sczw private val toExuFire = toExu.map(_.map(_.fire)) 460730cfbc0SXuan Hu toIQs.zipWithIndex.foreach { 461730cfbc0SXuan Hu case(toIQ, iqIdx) => 462730cfbc0SXuan Hu toIQ.zipWithIndex.foreach { 463730cfbc0SXuan Hu case (toIU, iuIdx) => 464730cfbc0SXuan Hu // IU: issue unit 465730cfbc0SXuan Hu val og0resp = toIU.og0resp 466ea0f92d8Sczw og0resp.valid := fromIQ(iqIdx)(iuIdx).valid && (!fromIQFire(iqIdx)(iuIdx)) 467ea0f92d8Sczw og0resp.bits.respType := RSFeedbackType.rfArbitFail 468730cfbc0SXuan Hu og0resp.bits.addrOH := fromIQ(iqIdx)(iuIdx).bits.addrOH 4698d29ec32Sczw og0resp.bits.rfWen := fromIQ(iqIdx)(iuIdx).bits.common.rfWen.getOrElse(false.B) 4708d29ec32Sczw og0resp.bits.fuType := fromIQ(iqIdx)(iuIdx).bits.common.fuType 471730cfbc0SXuan Hu 472730cfbc0SXuan Hu val og1resp = toIU.og1resp 473730cfbc0SXuan Hu og1resp.valid := s1_toExuValid(iqIdx)(iuIdx) 474*d54d930bSfdy og1resp.bits.respType := Mux(toExuFire(iqIdx)(iuIdx), 475*d54d930bSfdy if (toIU.issueQueueParams.isMemAddrIQ) RSFeedbackType.fuUncertain else RSFeedbackType.fuIdle, 476*d54d930bSfdy RSFeedbackType.fuBusy) 477730cfbc0SXuan Hu og1resp.bits.addrOH := s1_addrOHs(iqIdx)(iuIdx) 4788d29ec32Sczw og1resp.bits.rfWen := s1_toExuData(iqIdx)(iuIdx).rfWen.getOrElse(false.B) 4798d29ec32Sczw og1resp.bits.fuType := s1_toExuData(iqIdx)(iuIdx).fuType 480730cfbc0SXuan Hu } 481730cfbc0SXuan Hu } 4828a00ff56SXuan Hu 483730cfbc0SXuan Hu for (i <- toExu.indices) { 484730cfbc0SXuan Hu for (j <- toExu(i).indices) { 485730cfbc0SXuan Hu // s1Reg --[Ctrl]--> exu(s1) ---------- begin 486730cfbc0SXuan Hu // refs 487730cfbc0SXuan Hu val sinkData = toExu(i)(j).bits 488730cfbc0SXuan Hu // assign 489730cfbc0SXuan Hu toExu(i)(j).valid := s1_toExuValid(i)(j) 490730cfbc0SXuan Hu s1_toExuReady(i)(j) := toExu(i)(j).ready 491730cfbc0SXuan Hu sinkData := s1_toExuData(i)(j) 492730cfbc0SXuan Hu // s1Reg --[Ctrl]--> exu(s1) ---------- end 493730cfbc0SXuan Hu 494730cfbc0SXuan Hu // s1Reg --[Data]--> exu(s1) ---------- begin 495730cfbc0SXuan Hu // data source1: preg read data 496730cfbc0SXuan Hu for (k <- sinkData.src.indices) { 497730cfbc0SXuan Hu val srcDataTypeSet: Set[DataConfig] = sinkData.params.getSrcDataType(k) 498730cfbc0SXuan Hu 499730cfbc0SXuan Hu val readRfMap: Seq[(Bool, UInt)] = (Seq(None) :+ 500730cfbc0SXuan Hu (if (s1_intPregRData(i)(j).isDefinedAt(k) && srcDataTypeSet.intersect(IntRegSrcDataSet).nonEmpty) 501730cfbc0SXuan Hu Some(SrcType.isXp(s1_srcType(i)(j)(k)) -> s1_intPregRData(i)(j)(k)) 502730cfbc0SXuan Hu else None) :+ 503730cfbc0SXuan Hu (if (s1_vfPregRData(i)(j).isDefinedAt(k) && srcDataTypeSet.intersect(VfRegSrcDataSet).nonEmpty) 504730cfbc0SXuan Hu Some(SrcType.isVfp(s1_srcType(i)(j)(k))-> s1_vfPregRData(i)(j)(k)) 505730cfbc0SXuan Hu else None) 506730cfbc0SXuan Hu ).filter(_.nonEmpty).map(_.get) 507730cfbc0SXuan Hu if (readRfMap.nonEmpty) 508730cfbc0SXuan Hu sinkData.src(k) := Mux1H(readRfMap) 509730cfbc0SXuan Hu } 510730cfbc0SXuan Hu 511730cfbc0SXuan Hu // data source2: extracted imm and pc saved in s1Reg 512730cfbc0SXuan Hu if (sinkData.params.immType.nonEmpty && sinkData.src.size > 1) { 513730cfbc0SXuan Hu when(SrcType.isImm(s1_srcType(i)(j)(1))) { 514730cfbc0SXuan Hu sinkData.src(1) := s1_toExuData(i)(j).src(1) 515730cfbc0SXuan Hu } 516730cfbc0SXuan Hu } 517730cfbc0SXuan Hu if (sinkData.params.hasJmpFu) { 518730cfbc0SXuan Hu when(SrcType.isPc(s1_srcType(i)(j)(0))) { 519730cfbc0SXuan Hu sinkData.src(0) := s1_toExuData(i)(j).src(0) 520730cfbc0SXuan Hu } 521da778e6fSXuan Hu } else if (sinkData.params.hasVecFu) { 522da778e6fSXuan Hu when(SrcType.isImm(s1_srcType(i)(j)(0))) { 523da778e6fSXuan Hu sinkData.src(0) := s1_toExuData(i)(j).src(0) 524da778e6fSXuan Hu } 525730cfbc0SXuan Hu } 526730cfbc0SXuan Hu // s1Reg --[Data]--> exu(s1) ---------- end 527730cfbc0SXuan Hu } 528730cfbc0SXuan Hu } 529730cfbc0SXuan Hu 530730cfbc0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 531730cfbc0SXuan Hu val delayedCnt = 2 532730cfbc0SXuan Hu val difftestArchIntRegState = Module(new DifftestArchIntRegState) 533730cfbc0SXuan Hu difftestArchIntRegState.io.clock := clock 534730cfbc0SXuan Hu difftestArchIntRegState.io.coreid := io.hartId 535730cfbc0SXuan Hu difftestArchIntRegState.io.gpr := DelayN(intDebugRead.get._2, delayedCnt) 536730cfbc0SXuan Hu 537730cfbc0SXuan Hu val difftestArchFpRegState = Module(new DifftestArchFpRegState) 538730cfbc0SXuan Hu difftestArchFpRegState.io.clock := clock 539730cfbc0SXuan Hu difftestArchFpRegState.io.coreid := io.hartId 540730cfbc0SXuan Hu difftestArchFpRegState.io.fpr := DelayN(fpDebugReadData.get, delayedCnt) 541730cfbc0SXuan Hu 542730cfbc0SXuan Hu val difftestArchVecRegState = Module(new DifftestArchVecRegState) 543730cfbc0SXuan Hu difftestArchVecRegState.io.clock := clock 544730cfbc0SXuan Hu difftestArchVecRegState.io.coreid := io.hartId 545730cfbc0SXuan Hu difftestArchVecRegState.io.vpr := DelayN(vecDebugReadData.get, delayedCnt) 546730cfbc0SXuan Hu } 547730cfbc0SXuan Hu} 548730cfbc0SXuan Hu 549730cfbc0SXuan Huclass DataPathIO()(implicit p: Parameters, params: BackendParams) extends XSBundle { 550730cfbc0SXuan Hu // params 551730cfbc0SXuan Hu private val intSchdParams = params.schdParams(IntScheduler()) 552730cfbc0SXuan Hu private val vfSchdParams = params.schdParams(VfScheduler()) 553730cfbc0SXuan Hu private val memSchdParams = params.schdParams(MemScheduler()) 554730cfbc0SXuan Hu // bundles 555730cfbc0SXuan Hu val hartId = Input(UInt(8.W)) 556730cfbc0SXuan Hu 557730cfbc0SXuan Hu val flush: ValidIO[Redirect] = Flipped(ValidIO(new Redirect)) 558730cfbc0SXuan Hu 559e2e5f6b0SXuan Hu // Todo: check if this can be removed 560d91483a6Sfdy val vconfigReadPort = new RfReadPort(XLEN, PhyRegIdxWidth) 561d91483a6Sfdy 5622e0a7dc5Sfdy val wbConfictRead = Input(MixedVec(params.allSchdParams.map(x => MixedVec(x.issueBlockParams.map(x => x.genWbConflictBundle()))))) 5632e0a7dc5Sfdy 564730cfbc0SXuan Hu val fromIntIQ: MixedVec[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] = 565730cfbc0SXuan Hu Flipped(MixedVec(intSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle))) 566730cfbc0SXuan Hu 567730cfbc0SXuan Hu val fromMemIQ: MixedVec[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] = 568730cfbc0SXuan Hu Flipped(MixedVec(memSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle))) 569730cfbc0SXuan Hu 570730cfbc0SXuan Hu val fromVfIQ = Flipped(MixedVec(vfSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle))) 571730cfbc0SXuan Hu 572730cfbc0SXuan Hu val toIntIQ = MixedVec(intSchdParams.issueBlockParams.map(_.genOGRespBundle)) 573730cfbc0SXuan Hu 574730cfbc0SXuan Hu val toMemIQ = MixedVec(memSchdParams.issueBlockParams.map(_.genOGRespBundle)) 575730cfbc0SXuan Hu 576730cfbc0SXuan Hu val toVfIQ = MixedVec(vfSchdParams.issueBlockParams.map(_.genOGRespBundle)) 577730cfbc0SXuan Hu 578730cfbc0SXuan Hu val toIntExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = intSchdParams.genExuInputBundle 579730cfbc0SXuan Hu 580730cfbc0SXuan Hu val toFpExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = MixedVec(vfSchdParams.genExuInputBundle) 581730cfbc0SXuan Hu 582730cfbc0SXuan Hu val toMemExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = memSchdParams.genExuInputBundle 583730cfbc0SXuan Hu 584730cfbc0SXuan Hu val fromIntWb: MixedVec[RfWritePortWithConfig] = MixedVec(params.genIntWriteBackBundle) 585730cfbc0SXuan Hu 586730cfbc0SXuan Hu val fromVfWb: MixedVec[RfWritePortWithConfig] = MixedVec(params.genVfWriteBackBundle) 587730cfbc0SXuan Hu 588730cfbc0SXuan Hu val debugIntRat = Input(Vec(32, UInt(intSchdParams.pregIdxWidth.W))) 589730cfbc0SXuan Hu val debugFpRat = Input(Vec(32, UInt(vfSchdParams.pregIdxWidth.W))) 590730cfbc0SXuan Hu val debugVecRat = Input(Vec(32, UInt(vfSchdParams.pregIdxWidth.W))) 591a8db15d8Sfdy val debugVconfigRat = Input(UInt(vfSchdParams.pregIdxWidth.W)) 592a8db15d8Sfdy val debugVconfig = Output(UInt(XLEN.W)) 593a8db15d8Sfdy 594730cfbc0SXuan Hu} 595