1730cfbc0SXuan Hupackage xiangshan.backend.datapath 2730cfbc0SXuan Hu 3*83ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 439c59369SXuan Huimport chisel3._ 5730cfbc0SXuan Huimport chisel3.util._ 6*83ba63b3SXuan Huimport difftest.{DiffArchFpRegState, DiffArchIntRegState, DiffArchVecRegState, DifftestModule} 7730cfbc0SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 8730cfbc0SXuan Huimport utility._ 939c59369SXuan Huimport utils.SeqUtils._ 10730cfbc0SXuan Huimport xiangshan._ 11730cfbc0SXuan Huimport xiangshan.backend.BackendParams 1239c59369SXuan Huimport xiangshan.backend.Bundles._ 13f4dcd9fcSsinsanctionimport xiangshan.backend.decode.ImmUnion 14730cfbc0SXuan Huimport xiangshan.backend.datapath.DataConfig._ 15730cfbc0SXuan Huimport xiangshan.backend.datapath.RdConfig._ 16730cfbc0SXuan Huimport xiangshan.backend.issue.{ImmExtractor, IntScheduler, MemScheduler, VfScheduler} 17*83ba63b3SXuan Huimport xiangshan.backend.implicitCast._ 18730cfbc0SXuan Huimport xiangshan.backend.regfile._ 19730cfbc0SXuan Hu 20730cfbc0SXuan Huclass DataPath(params: BackendParams)(implicit p: Parameters) extends LazyModule { 21730cfbc0SXuan Hu private implicit val dpParams: BackendParams = params 22730cfbc0SXuan Hu lazy val module = new DataPathImp(this) 2339c59369SXuan Hu 2439c59369SXuan Hu println(s"[DataPath] Preg Params: ") 2539c59369SXuan Hu println(s"[DataPath] Int R(${params.getRfReadSize(IntData())}), W(${params.getRfWriteSize(IntData())}) ") 2639c59369SXuan Hu println(s"[DataPath] Vf R(${params.getRfReadSize(VecData())}), W(${params.getRfWriteSize(VecData())}) ") 27730cfbc0SXuan Hu} 28730cfbc0SXuan Hu 29730cfbc0SXuan Huclass DataPathImp(override val wrapper: DataPath)(implicit p: Parameters, params: BackendParams) 30730cfbc0SXuan Hu extends LazyModuleImp(wrapper) with HasXSParameter { 31730cfbc0SXuan Hu 32d91483a6Sfdy private val VCONFIG_PORT = params.vconfigPort 33d91483a6Sfdy 34730cfbc0SXuan Hu val io = IO(new DataPathIO()) 35730cfbc0SXuan Hu 36730cfbc0SXuan Hu private val (fromIntIQ, toIntIQ, toIntExu) = (io.fromIntIQ, io.toIntIQ, io.toIntExu) 37730cfbc0SXuan Hu private val (fromMemIQ, toMemIQ, toMemExu) = (io.fromMemIQ, io.toMemIQ, io.toMemExu) 38730cfbc0SXuan Hu private val (fromVfIQ , toVfIQ , toVfExu ) = (io.fromVfIQ , io.toVfIQ , io.toFpExu) 39730cfbc0SXuan Hu 40730cfbc0SXuan Hu println(s"[DataPath] IntIQ(${fromIntIQ.size}), MemIQ(${fromMemIQ.size})") 41730cfbc0SXuan Hu println(s"[DataPath] IntExu(${fromIntIQ.map(_.size).sum}), MemExu(${fromMemIQ.map(_.size).sum})") 42730cfbc0SXuan Hu 43730cfbc0SXuan Hu // just refences for convience 44*83ba63b3SXuan Hu private val fromIQ: Seq[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] = fromIntIQ ++ fromVfIQ ++ fromMemIQ 45730cfbc0SXuan Hu 46730cfbc0SXuan Hu private val toIQs = toIntIQ ++ toVfIQ ++ toMemIQ 47730cfbc0SXuan Hu 48*83ba63b3SXuan Hu private val toExu: Seq[MixedVec[DecoupledIO[ExuInput]]] = toIntExu ++ toVfExu ++ toMemExu 49730cfbc0SXuan Hu 50*83ba63b3SXuan Hu private val fromFlattenIQ: Seq[DecoupledIO[IssueQueueIssueBundle]] = fromIQ.flatten 5110fe9778SXuan Hu 5210fe9778SXuan Hu private val toFlattenExu: Seq[DecoupledIO[ExuInput]] = toExu.flatten 5310fe9778SXuan Hu 5439c59369SXuan Hu private val intWbBusyArbiter = Module(new IntRFWBCollideChecker(backendParams)) 5539c59369SXuan Hu private val vfWbBusyArbiter = Module(new VfRFWBCollideChecker(backendParams)) 5639c59369SXuan Hu private val intRFReadArbiter = Module(new IntRFReadArbiter(backendParams)) 5739c59369SXuan Hu private val vfRFReadArbiter = Module(new VfRFReadArbiter(backendParams)) 58730cfbc0SXuan Hu 59*83ba63b3SXuan Hu private val og0FailedVec2: MixedVec[Vec[Bool]] = Wire(MixedVec(fromIQ.map(x => Vec(x.size, Bool())).toSeq)) 60*83ba63b3SXuan Hu private val og1FailedVec2: MixedVec[Vec[Bool]] = Wire(MixedVec(fromIQ.map(x => Vec(x.size, Bool())).toSeq)) 61c0be7f33SXuan Hu 6239c59369SXuan Hu // port -> win 63*83ba63b3SXuan Hu private val intRdArbWinner: Seq2[MixedVec[Bool]] = intRFReadArbiter.io.in.map(_.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq).toSeq 64*83ba63b3SXuan Hu private val vfRdArbWinner: Seq2[MixedVec[Bool]] = vfRFReadArbiter.io.in.map(_.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq).toSeq 65*83ba63b3SXuan Hu private val intWbNotBlock: Seq[MixedVec[Bool]] = intWbBusyArbiter.io.in.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq 66*83ba63b3SXuan Hu private val vfWbNotBlock: Seq[MixedVec[Bool]] = vfWbBusyArbiter.io.in.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq 67730cfbc0SXuan Hu 6839c59369SXuan Hu private val intRdNotBlock: Seq2[Bool] = intRdArbWinner.map(_.map(_.asUInt.andR)) 6939c59369SXuan Hu private val vfRdNotBlock: Seq2[Bool] = vfRdArbWinner.map(_.map(_.asUInt.andR)) 70730cfbc0SXuan Hu 71*83ba63b3SXuan Hu private val intRFReadReq: Seq3[ValidIO[RfReadPortWithConfig]] = fromIQ.map(x => x.map(xx => xx.bits.getIntRfReadValidBundle(xx.valid)).toSeq).toSeq 72b6b11f60SXuan Hu 7339c59369SXuan Hu intRFReadArbiter.io.in.zip(intRFReadReq).zipWithIndex.foreach { case ((arbInSeq2, inRFReadReqSeq2), iqIdx) => 7439c59369SXuan Hu arbInSeq2.zip(inRFReadReqSeq2).zipWithIndex.foreach { case ((arbInSeq, inRFReadReqSeq), exuIdx) => 7539c59369SXuan Hu val srcIndices: Seq[Int] = fromIQ(iqIdx)(exuIdx).bits.exuParams.getRfReadSrcIdx(IntData()) 7639c59369SXuan Hu for (srcIdx <- 0 until fromIQ(iqIdx)(exuIdx).bits.exuParams.numRegSrc) { 7739c59369SXuan Hu if (srcIndices.contains(srcIdx) && inRFReadReqSeq.isDefinedAt(srcIdx)) { 7839c59369SXuan Hu arbInSeq(srcIdx).valid := inRFReadReqSeq(srcIdx).valid 7939c59369SXuan Hu arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr 8039c59369SXuan Hu } else { 8139c59369SXuan Hu arbInSeq(srcIdx).valid := false.B 8239c59369SXuan Hu arbInSeq(srcIdx).bits.addr := 0.U 833fd20becSczw } 8439c59369SXuan Hu } 8539c59369SXuan Hu } 8639c59369SXuan Hu } 872e0a7dc5Sfdy 88*83ba63b3SXuan Hu private val vfRFReadReq: Seq3[ValidIO[RfReadPortWithConfig]] = fromIQ.map(x => x.map(xx => xx.bits.getVfRfReadValidBundle(xx.valid)).toSeq).toSeq 8939c59369SXuan Hu 9039c59369SXuan Hu vfRFReadArbiter.io.in.zip(vfRFReadReq).zipWithIndex.foreach { case ((arbInSeq2, inRFReadReqSeq2), iqIdx) => 9139c59369SXuan Hu arbInSeq2.zip(inRFReadReqSeq2).zipWithIndex.foreach { case ((arbInSeq, inRFReadReqSeq), exuIdx) => 9239c59369SXuan Hu val srcIndices: Seq[Int] = VfRegSrcDataSet.flatMap(data => fromIQ(iqIdx)(exuIdx).bits.exuParams.getRfReadSrcIdx(data)).toSeq.sorted 9339c59369SXuan Hu for (srcIdx <- 0 until fromIQ(iqIdx)(exuIdx).bits.exuParams.numRegSrc) { 9439c59369SXuan Hu if (srcIndices.contains(srcIdx) && inRFReadReqSeq.isDefinedAt(srcIdx)) { 9539c59369SXuan Hu arbInSeq(srcIdx).valid := inRFReadReqSeq(srcIdx).valid 9639c59369SXuan Hu arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr 9739c59369SXuan Hu } else { 9839c59369SXuan Hu arbInSeq(srcIdx).valid := false.B 9939c59369SXuan Hu arbInSeq(srcIdx).bits.addr := 0.U 100730cfbc0SXuan Hu } 101730cfbc0SXuan Hu } 10239c59369SXuan Hu } 10339c59369SXuan Hu } 10439c59369SXuan Hu 105*83ba63b3SXuan Hu private val intRFWriteReq: Seq2[Bool] = fromIQ.map(x => x.map(xx => xx.valid && xx.bits.common.rfWen.getOrElse(false.B)).toSeq).toSeq 106*83ba63b3SXuan Hu private val vfRFWriteReq: Seq2[Bool] = fromIQ.map(x => x.map(xx => xx.valid && xx.bits.common.getVfWen.getOrElse(false.B)).toSeq).toSeq 10739c59369SXuan Hu 10839c59369SXuan Hu intWbBusyArbiter.io.in.zip(intRFWriteReq).foreach { case (arbInSeq, inRFWriteReqSeq) => 10939c59369SXuan Hu arbInSeq.zip(inRFWriteReqSeq).foreach { case (arbIn, inRFWriteReq) => 11039c59369SXuan Hu arbIn.valid := inRFWriteReq 11139c59369SXuan Hu } 11239c59369SXuan Hu } 11339c59369SXuan Hu 11439c59369SXuan Hu vfWbBusyArbiter.io.in.zip(vfRFWriteReq).foreach { case (arbInSeq, inRFWriteReqSeq) => 11539c59369SXuan Hu arbInSeq.zip(inRFWriteReqSeq).foreach { case (arbIn, inRFWriteReq) => 11639c59369SXuan Hu arbIn.valid := inRFWriteReq 11739c59369SXuan Hu } 11839c59369SXuan Hu } 119730cfbc0SXuan Hu 120730cfbc0SXuan Hu private val intSchdParams = params.schdParams(IntScheduler()) 121730cfbc0SXuan Hu private val vfSchdParams = params.schdParams(VfScheduler()) 122730cfbc0SXuan Hu private val memSchdParams = params.schdParams(MemScheduler()) 123730cfbc0SXuan Hu 124730cfbc0SXuan Hu private val numIntRfReadByExu = intSchdParams.numIntRfReadByExu + memSchdParams.numIntRfReadByExu 125730cfbc0SXuan Hu private val numVfRfReadByExu = vfSchdParams.numVfRfReadByExu + memSchdParams.numVfRfReadByExu 126730cfbc0SXuan Hu // Todo: limit read port 127730cfbc0SXuan Hu private val numIntR = numIntRfReadByExu 128730cfbc0SXuan Hu private val numVfR = numVfRfReadByExu 129730cfbc0SXuan Hu println(s"[DataPath] RegFile read req needed by Exu: Int(${numIntRfReadByExu}), Vf(${numVfRfReadByExu})") 130730cfbc0SXuan Hu println(s"[DataPath] RegFile read port: Int(${numIntR}), Vf(${numVfR})") 131730cfbc0SXuan Hu 132730cfbc0SXuan Hu private val schdParams = params.allSchdParams 133730cfbc0SXuan Hu 13439c59369SXuan Hu private val intRfRaddr = Wire(Vec(params.numPregRd(IntData()), UInt(intSchdParams.pregIdxWidth.W))) 13539c59369SXuan Hu private val intRfRdata = Wire(Vec(params.numPregRd(IntData()), UInt(intSchdParams.rfDataWidth.W))) 136730cfbc0SXuan Hu private val intRfWen = Wire(Vec(io.fromIntWb.length, Bool())) 137730cfbc0SXuan Hu private val intRfWaddr = Wire(Vec(io.fromIntWb.length, UInt(intSchdParams.pregIdxWidth.W))) 138730cfbc0SXuan Hu private val intRfWdata = Wire(Vec(io.fromIntWb.length, UInt(intSchdParams.rfDataWidth.W))) 139730cfbc0SXuan Hu 140730cfbc0SXuan Hu private val vfRfSplitNum = VLEN / XLEN 14139c59369SXuan Hu private val vfRfRaddr = Wire(Vec(params.numPregRd(VecData()), UInt(vfSchdParams.pregIdxWidth.W))) 14239c59369SXuan Hu private val vfRfRdata = Wire(Vec(params.numPregRd(VecData()), UInt(vfSchdParams.rfDataWidth.W))) 143730cfbc0SXuan Hu private val vfRfWen = Wire(Vec(vfRfSplitNum, Vec(io.fromVfWb.length, Bool()))) 144730cfbc0SXuan Hu private val vfRfWaddr = Wire(Vec(io.fromVfWb.length, UInt(vfSchdParams.pregIdxWidth.W))) 145730cfbc0SXuan Hu private val vfRfWdata = Wire(Vec(io.fromVfWb.length, UInt(vfSchdParams.rfDataWidth.W))) 146730cfbc0SXuan Hu 147730cfbc0SXuan Hu private val intDebugRead: Option[(Vec[UInt], Vec[UInt])] = 148730cfbc0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 149730cfbc0SXuan Hu Some(Wire(Vec(32, UInt(intSchdParams.pregIdxWidth.W))), Wire(Vec(32, UInt(XLEN.W)))) 150730cfbc0SXuan Hu } else { None } 151730cfbc0SXuan Hu private val vfDebugRead: Option[(Vec[UInt], Vec[UInt])] = 152730cfbc0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 153a8db15d8Sfdy Some(Wire(Vec(32 + 32 + 1, UInt(vfSchdParams.pregIdxWidth.W))), Wire(Vec(32 + 32 + 1, UInt(VLEN.W)))) 154730cfbc0SXuan Hu } else { None } 155730cfbc0SXuan Hu 156730cfbc0SXuan Hu private val fpDebugReadData: Option[Vec[UInt]] = 157730cfbc0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 158730cfbc0SXuan Hu Some(Wire(Vec(32, UInt(XLEN.W)))) 159730cfbc0SXuan Hu } else { None } 160730cfbc0SXuan Hu private val vecDebugReadData: Option[Vec[UInt]] = 161730cfbc0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 162730cfbc0SXuan Hu Some(Wire(Vec(64, UInt(64.W)))) // v0 = Cat(Vec(1), Vec(0)) 163730cfbc0SXuan Hu } else { None } 164e2e5f6b0SXuan Hu private val vconfigDebugReadData: Option[UInt] = 165e2e5f6b0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 166e2e5f6b0SXuan Hu Some(Wire(UInt(64.W))) 167e2e5f6b0SXuan Hu } else { None } 168e2e5f6b0SXuan Hu 169730cfbc0SXuan Hu 170730cfbc0SXuan Hu fpDebugReadData.foreach(_ := vfDebugRead 171730cfbc0SXuan Hu .get._2 172730cfbc0SXuan Hu .slice(0, 32) 173730cfbc0SXuan Hu .map(_(63, 0)) 174730cfbc0SXuan Hu ) // fp only used [63, 0] 175730cfbc0SXuan Hu vecDebugReadData.foreach(_ := vfDebugRead 176730cfbc0SXuan Hu .get._2 177730cfbc0SXuan Hu .slice(32, 64) 178730cfbc0SXuan Hu .map(x => Seq(x(63, 0), x(127, 64))).flatten 179730cfbc0SXuan Hu ) 180e2e5f6b0SXuan Hu vconfigDebugReadData.foreach(_ := vfDebugRead 181e2e5f6b0SXuan Hu .get._2(64)(63, 0) 182e2e5f6b0SXuan Hu ) 183730cfbc0SXuan Hu 184b7d9e8d5Sxiaofeibao-xjtu io.debugVconfig.foreach(_ := vconfigDebugReadData.get) 185a8db15d8Sfdy 186730cfbc0SXuan Hu IntRegFile("IntRegFile", intSchdParams.numPregs, intRfRaddr, intRfRdata, intRfWen, intRfWaddr, intRfWdata, 187730cfbc0SXuan Hu debugReadAddr = intDebugRead.map(_._1), 188730cfbc0SXuan Hu debugReadData = intDebugRead.map(_._2)) 189730cfbc0SXuan Hu VfRegFile("VfRegFile", vfSchdParams.numPregs, vfRfSplitNum, vfRfRaddr, vfRfRdata, vfRfWen, vfRfWaddr, vfRfWdata, 190730cfbc0SXuan Hu debugReadAddr = vfDebugRead.map(_._1), 191730cfbc0SXuan Hu debugReadData = vfDebugRead.map(_._2)) 192730cfbc0SXuan Hu 193*83ba63b3SXuan Hu intRfWaddr := io.fromIntWb.map(_.addr).toSeq 194*83ba63b3SXuan Hu intRfWdata := io.fromIntWb.map(_.data).toSeq 195*83ba63b3SXuan Hu intRfWen := io.fromIntWb.map(_.wen).toSeq 196730cfbc0SXuan Hu 19739c59369SXuan Hu for (portIdx <- intRfRaddr.indices) { 19839c59369SXuan Hu if (intRFReadArbiter.io.out.isDefinedAt(portIdx)) 19939c59369SXuan Hu intRfRaddr(portIdx) := intRFReadArbiter.io.out(portIdx).bits.addr 20039c59369SXuan Hu else 20139c59369SXuan Hu intRfRaddr(portIdx) := 0.U 20239c59369SXuan Hu } 203730cfbc0SXuan Hu 204*83ba63b3SXuan Hu vfRfWaddr := io.fromVfWb.map(_.addr).toSeq 205*83ba63b3SXuan Hu vfRfWdata := io.fromVfWb.map(_.data).toSeq 206730cfbc0SXuan Hu vfRfWen.foreach(_.zip(io.fromVfWb.map(_.wen)).foreach { case (wenSink, wenSource) => wenSink := wenSource } )// Todo: support fp multi-write 207730cfbc0SXuan Hu 20839c59369SXuan Hu for (portIdx <- vfRfRaddr.indices) { 20939c59369SXuan Hu if (vfRFReadArbiter.io.out.isDefinedAt(portIdx)) 21039c59369SXuan Hu vfRfRaddr(portIdx) := vfRFReadArbiter.io.out(portIdx).bits.addr 21139c59369SXuan Hu else 21239c59369SXuan Hu vfRfRaddr(portIdx) := 0.U 21339c59369SXuan Hu } 21439c59369SXuan Hu 215d91483a6Sfdy vfRfRaddr(VCONFIG_PORT) := io.vconfigReadPort.addr 216d91483a6Sfdy io.vconfigReadPort.data := vfRfRdata(VCONFIG_PORT) 217730cfbc0SXuan Hu 218730cfbc0SXuan Hu intDebugRead.foreach { case (addr, _) => 219b7d9e8d5Sxiaofeibao-xjtu addr := io.debugIntRat.get 220730cfbc0SXuan Hu } 221730cfbc0SXuan Hu 222730cfbc0SXuan Hu vfDebugRead.foreach { case (addr, _) => 223b7d9e8d5Sxiaofeibao-xjtu addr := io.debugFpRat.get ++ io.debugVecRat.get :+ io.debugVconfigRat.get 224730cfbc0SXuan Hu } 225730cfbc0SXuan Hu println(s"[DataPath] " + 226730cfbc0SXuan Hu s"has intDebugRead: ${intDebugRead.nonEmpty}, " + 227730cfbc0SXuan Hu s"has vfDebugRead: ${vfDebugRead.nonEmpty}") 228730cfbc0SXuan Hu 229730cfbc0SXuan Hu val s1_addrOHs = Reg(MixedVec( 230*83ba63b3SXuan Hu fromIQ.map(x => MixedVec(x.map(_.bits.addrOH.cloneType).toSeq)).toSeq 231730cfbc0SXuan Hu )) 232730cfbc0SXuan Hu val s1_toExuValid: MixedVec[MixedVec[Bool]] = Reg(MixedVec( 233*83ba63b3SXuan Hu toExu.map(x => MixedVec(x.map(_.valid.cloneType).toSeq)).toSeq 234730cfbc0SXuan Hu )) 235*83ba63b3SXuan Hu val s1_toExuData: MixedVec[MixedVec[ExuInput]] = Reg(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.cloneType).toSeq)).toSeq)) 236730cfbc0SXuan Hu val s1_toExuReady = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.ready.cloneType))))) // Todo 237730cfbc0SXuan Hu val s1_srcType: MixedVec[MixedVec[Vec[UInt]]] = MixedVecInit(fromIQ.map(x => MixedVecInit(x.map(xx => RegEnable(xx.bits.srcType, xx.fire))))) 238730cfbc0SXuan Hu 239730cfbc0SXuan Hu val s1_intPregRData: MixedVec[MixedVec[Vec[UInt]]] = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.src.cloneType))))) 240730cfbc0SXuan Hu val s1_vfPregRData: MixedVec[MixedVec[Vec[UInt]]] = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.src.cloneType))))) 241730cfbc0SXuan Hu 242730cfbc0SXuan Hu val rfrPortConfigs = schdParams.map(_.issueBlockParams).flatten.map(_.exuBlockParams.map(_.rfrPortConfigs)) 243730cfbc0SXuan Hu 244730cfbc0SXuan Hu println(s"[DataPath] s1_intPregRData.flatten.flatten.size: ${s1_intPregRData.flatten.flatten.size}, intRfRdata.size: ${intRfRdata.size}") 245730cfbc0SXuan Hu s1_intPregRData.foreach(_.foreach(_.foreach(_ := 0.U))) 246730cfbc0SXuan Hu s1_intPregRData.zip(rfrPortConfigs).foreach { case (iqRdata, iqCfg) => 247730cfbc0SXuan Hu iqRdata.zip(iqCfg).foreach { case (iuRdata, iuCfg) => 248730cfbc0SXuan Hu val realIuCfg = iuCfg.map(x => if(x.size > 1) x.filter(_.isInstanceOf[IntRD]) else x).flatten 249730cfbc0SXuan Hu assert(iuRdata.size == realIuCfg.size, "iuRdata.size != realIuCfg.size") 250730cfbc0SXuan Hu iuRdata.zip(realIuCfg) 251730cfbc0SXuan Hu .filter { case (_, rfrPortConfig) => rfrPortConfig.isInstanceOf[IntRD] } 252730cfbc0SXuan Hu .foreach { case (sink, cfg) => sink := intRfRdata(cfg.port) } 253730cfbc0SXuan Hu } 254730cfbc0SXuan Hu } 255730cfbc0SXuan Hu 256730cfbc0SXuan Hu println(s"[DataPath] s1_vfPregRData.flatten.flatten.size: ${s1_vfPregRData.flatten.flatten.size}, vfRfRdata.size: ${vfRfRdata.size}") 257730cfbc0SXuan Hu s1_vfPregRData.foreach(_.foreach(_.foreach(_ := 0.U))) 258730cfbc0SXuan Hu s1_vfPregRData.zip(rfrPortConfigs).foreach{ case(iqRdata, iqCfg) => 259730cfbc0SXuan Hu iqRdata.zip(iqCfg).foreach{ case(iuRdata, iuCfg) => 260730cfbc0SXuan Hu val realIuCfg = iuCfg.map(x => if(x.size > 1) x.filter(_.isInstanceOf[VfRD]) else x).flatten 261730cfbc0SXuan Hu assert(iuRdata.size == realIuCfg.size, "iuRdata.size != realIuCfg.size") 262730cfbc0SXuan Hu iuRdata.zip(realIuCfg) 263730cfbc0SXuan Hu .filter { case (_, rfrPortConfig) => rfrPortConfig.isInstanceOf[VfRD] } 264730cfbc0SXuan Hu .foreach { case (sink, cfg) => sink := vfRfRdata(cfg.port) } 265730cfbc0SXuan Hu } 266730cfbc0SXuan Hu } 267730cfbc0SXuan Hu 268730cfbc0SXuan Hu for (i <- fromIQ.indices) { 269730cfbc0SXuan Hu for (j <- fromIQ(i).indices) { 270730cfbc0SXuan Hu // IQ(s0) --[Ctrl]--> s1Reg ---------- begin 271730cfbc0SXuan Hu // refs 272730cfbc0SXuan Hu val s1_valid = s1_toExuValid(i)(j) 273730cfbc0SXuan Hu val s1_ready = s1_toExuReady(i)(j) 274730cfbc0SXuan Hu val s1_data = s1_toExuData(i)(j) 275730cfbc0SXuan Hu val s1_addrOH = s1_addrOHs(i)(j) 276730cfbc0SXuan Hu val s0 = fromIQ(i)(j) // s0 27739c59369SXuan Hu val notBlock = intRdNotBlock(i)(j) && intWbNotBlock(i)(j) && vfRdNotBlock(i)(j) && vfWbNotBlock(i)(j) 278730cfbc0SXuan Hu val s1_flush = s0.bits.common.robIdx.needFlush(Seq(io.flush, RegNextWithEnable(io.flush))) 279c0be7f33SXuan Hu val s1_cancel = og1FailedVec2(i)(j) 2800f55a0d3SHaojin Tang val s1_ldCancel = LoadShouldCancel(s0.bits.common.loadDependency, io.ldCancel) 2810f55a0d3SHaojin Tang when (s0.fire && !s1_flush && notBlock && !s1_cancel && !s1_ldCancel) { 282730cfbc0SXuan Hu s1_valid := s0.valid 283730cfbc0SXuan Hu s1_data.fromIssueBundle(s0.bits) // no src data here 284730cfbc0SXuan Hu s1_addrOH := s0.bits.addrOH 285730cfbc0SXuan Hu }.otherwise { 286730cfbc0SXuan Hu s1_valid := false.B 287730cfbc0SXuan Hu } 28839c59369SXuan Hu s0.ready := (s1_ready || !s1_valid) && notBlock 289730cfbc0SXuan Hu // IQ(s0) --[Ctrl]--> s1Reg ---------- end 290730cfbc0SXuan Hu 291730cfbc0SXuan Hu // IQ(s0) --[Data]--> s1Reg ---------- begin 292730cfbc0SXuan Hu // imm extract 29339c59369SXuan Hu when (s0.fire && !s1_flush && notBlock) { 294730cfbc0SXuan Hu if (s1_data.params.immType.nonEmpty && s1_data.src.size > 1) { 295730cfbc0SXuan Hu // rs1 is always int reg, rs2 may be imm 296730cfbc0SXuan Hu when(SrcType.isImm(s0.bits.srcType(1))) { 297730cfbc0SXuan Hu s1_data.src(1) := ImmExtractor( 298730cfbc0SXuan Hu s0.bits.common.imm, 299730cfbc0SXuan Hu s0.bits.immType, 300da778e6fSXuan Hu s1_data.params.dataBitsMax, 301730cfbc0SXuan Hu s1_data.params.immType.map(_.litValue) 302730cfbc0SXuan Hu ) 303730cfbc0SXuan Hu } 304730cfbc0SXuan Hu } 305730cfbc0SXuan Hu if (s1_data.params.hasJmpFu) { 306730cfbc0SXuan Hu when(SrcType.isPc(s0.bits.srcType(0))) { 307427cfec3SHaojin Tang s1_data.src(0) := SignExt(s0.bits.common.pc.get, XLEN) 308730cfbc0SXuan Hu } 309da778e6fSXuan Hu } else if (s1_data.params.hasVecFu) { 310da778e6fSXuan Hu // Fuck off riscv vector imm!!! Why not src1??? 311da778e6fSXuan Hu when(SrcType.isImm(s0.bits.srcType(0))) { 312da778e6fSXuan Hu s1_data.src(0) := ImmExtractor( 313da778e6fSXuan Hu s0.bits.common.imm, 314da778e6fSXuan Hu s0.bits.immType, 315da778e6fSXuan Hu s1_data.params.dataBitsMax, 316da778e6fSXuan Hu s1_data.params.immType.map(_.litValue) 317da778e6fSXuan Hu ) 318da778e6fSXuan Hu } 319f4dcd9fcSsinsanction } else if (s1_data.params.hasLoadFu) { 320f4dcd9fcSsinsanction // dirty code for fused_lui_load 321f4dcd9fcSsinsanction when(SrcType.isImm(s0.bits.srcType(0))) { 322fbb02de4Ssinsanction s1_data.src(0) := SignExt(ImmUnion.U.toImm32(s0.bits.common.imm(s0.bits.common.imm.getWidth - 1, ImmUnion.I.len)), XLEN) 323f4dcd9fcSsinsanction } 324730cfbc0SXuan Hu } 325730cfbc0SXuan Hu } 326730cfbc0SXuan Hu // IQ(s0) --[Data]--> s1Reg ---------- end 327730cfbc0SXuan Hu } 328730cfbc0SXuan Hu } 329730cfbc0SXuan Hu 330ea0f92d8Sczw private val fromIQFire = fromIQ.map(_.map(_.fire)) 331ea0f92d8Sczw private val toExuFire = toExu.map(_.map(_.fire)) 332730cfbc0SXuan Hu toIQs.zipWithIndex.foreach { 333730cfbc0SXuan Hu case(toIQ, iqIdx) => 334730cfbc0SXuan Hu toIQ.zipWithIndex.foreach { 335730cfbc0SXuan Hu case (toIU, iuIdx) => 336730cfbc0SXuan Hu // IU: issue unit 337730cfbc0SXuan Hu val og0resp = toIU.og0resp 338c0be7f33SXuan Hu og0FailedVec2(iqIdx)(iuIdx) := fromIQ(iqIdx)(iuIdx).valid && (!fromIQFire(iqIdx)(iuIdx)) 339c0be7f33SXuan Hu og0resp.valid := og0FailedVec2(iqIdx)(iuIdx) 340ea0f92d8Sczw og0resp.bits.respType := RSFeedbackType.rfArbitFail 341f3d58ea7SHaojin Tang og0resp.bits.dataInvalidSqIdx := DontCare 3425db4956bSzhanglyGit og0resp.bits.robIdx := fromIQ(iqIdx)(iuIdx).bits.common.robIdx 3438d29ec32Sczw og0resp.bits.rfWen := fromIQ(iqIdx)(iuIdx).bits.common.rfWen.getOrElse(false.B) 3448d29ec32Sczw og0resp.bits.fuType := fromIQ(iqIdx)(iuIdx).bits.common.fuType 345730cfbc0SXuan Hu 346730cfbc0SXuan Hu val og1resp = toIU.og1resp 347c0be7f33SXuan Hu og1FailedVec2(iqIdx)(iuIdx) := s1_toExuValid(iqIdx)(iuIdx) && !toExuFire(iqIdx)(iuIdx) 348730cfbc0SXuan Hu og1resp.valid := s1_toExuValid(iqIdx)(iuIdx) 349c0be7f33SXuan Hu og1resp.bits.respType := Mux(!og1FailedVec2(iqIdx)(iuIdx), 350d54d930bSfdy if (toIU.issueQueueParams.isMemAddrIQ) RSFeedbackType.fuUncertain else RSFeedbackType.fuIdle, 351d54d930bSfdy RSFeedbackType.fuBusy) 352f3d58ea7SHaojin Tang og1resp.bits.dataInvalidSqIdx := DontCare 3535db4956bSzhanglyGit og1resp.bits.robIdx := s1_toExuData(iqIdx)(iuIdx).robIdx 3548d29ec32Sczw og1resp.bits.rfWen := s1_toExuData(iqIdx)(iuIdx).rfWen.getOrElse(false.B) 3558d29ec32Sczw og1resp.bits.fuType := s1_toExuData(iqIdx)(iuIdx).fuType 356730cfbc0SXuan Hu } 357730cfbc0SXuan Hu } 3588a00ff56SXuan Hu 35910fe9778SXuan Hu io.og0CancelVec.zip(io.og1CancelVec).zipWithIndex.foreach { case ((og0Cancel, og1Cancel), i) => 36010fe9778SXuan Hu og0Cancel := fromFlattenIQ(i).valid && !fromFlattenIQ(i).fire 36110fe9778SXuan Hu og1Cancel := toFlattenExu(i).valid && !toFlattenExu(i).fire 362c0be7f33SXuan Hu } 363c0be7f33SXuan Hu 364bc7d6943SzhanglyGit io.cancelToBusyTable.zipWithIndex.foreach { case (cancel, i) => 365bc7d6943SzhanglyGit cancel.valid := fromFlattenIQ(i).valid && !fromFlattenIQ(i).fire && { 366bc7d6943SzhanglyGit if (fromFlattenIQ(i).bits.common.rfWen.isDefined) 367bc7d6943SzhanglyGit fromFlattenIQ(i).bits.common.rfWen.get && fromFlattenIQ(i).bits.common.pdest =/= 0.U 368bc7d6943SzhanglyGit else 369bc7d6943SzhanglyGit true.B 370bc7d6943SzhanglyGit } 371bc7d6943SzhanglyGit cancel.bits.rfWen := fromFlattenIQ(i).bits.common.rfWen.getOrElse(false.B) 37273b1b2e4SzhanglyGit cancel.bits.fpWen := fromFlattenIQ(i).bits.common.fpWen.getOrElse(false.B) 37373b1b2e4SzhanglyGit cancel.bits.vecWen := fromFlattenIQ(i).bits.common.vecWen.getOrElse(false.B) 374bc7d6943SzhanglyGit cancel.bits.pdest := fromFlattenIQ(i).bits.common.pdest 375bc7d6943SzhanglyGit } 376bc7d6943SzhanglyGit 377730cfbc0SXuan Hu for (i <- toExu.indices) { 378730cfbc0SXuan Hu for (j <- toExu(i).indices) { 379730cfbc0SXuan Hu // s1Reg --[Ctrl]--> exu(s1) ---------- begin 380730cfbc0SXuan Hu // refs 381730cfbc0SXuan Hu val sinkData = toExu(i)(j).bits 382730cfbc0SXuan Hu // assign 383730cfbc0SXuan Hu toExu(i)(j).valid := s1_toExuValid(i)(j) 384730cfbc0SXuan Hu s1_toExuReady(i)(j) := toExu(i)(j).ready 385730cfbc0SXuan Hu sinkData := s1_toExuData(i)(j) 386730cfbc0SXuan Hu // s1Reg --[Ctrl]--> exu(s1) ---------- end 387730cfbc0SXuan Hu 388730cfbc0SXuan Hu // s1Reg --[Data]--> exu(s1) ---------- begin 389730cfbc0SXuan Hu // data source1: preg read data 390730cfbc0SXuan Hu for (k <- sinkData.src.indices) { 391730cfbc0SXuan Hu val srcDataTypeSet: Set[DataConfig] = sinkData.params.getSrcDataType(k) 392730cfbc0SXuan Hu 393730cfbc0SXuan Hu val readRfMap: Seq[(Bool, UInt)] = (Seq(None) :+ 394730cfbc0SXuan Hu (if (s1_intPregRData(i)(j).isDefinedAt(k) && srcDataTypeSet.intersect(IntRegSrcDataSet).nonEmpty) 395730cfbc0SXuan Hu Some(SrcType.isXp(s1_srcType(i)(j)(k)) -> s1_intPregRData(i)(j)(k)) 396730cfbc0SXuan Hu else None) :+ 397730cfbc0SXuan Hu (if (s1_vfPregRData(i)(j).isDefinedAt(k) && srcDataTypeSet.intersect(VfRegSrcDataSet).nonEmpty) 398730cfbc0SXuan Hu Some(SrcType.isVfp(s1_srcType(i)(j)(k))-> s1_vfPregRData(i)(j)(k)) 399730cfbc0SXuan Hu else None) 400730cfbc0SXuan Hu ).filter(_.nonEmpty).map(_.get) 401730cfbc0SXuan Hu if (readRfMap.nonEmpty) 402730cfbc0SXuan Hu sinkData.src(k) := Mux1H(readRfMap) 403730cfbc0SXuan Hu } 404730cfbc0SXuan Hu 405730cfbc0SXuan Hu // data source2: extracted imm and pc saved in s1Reg 406730cfbc0SXuan Hu if (sinkData.params.immType.nonEmpty && sinkData.src.size > 1) { 407730cfbc0SXuan Hu when(SrcType.isImm(s1_srcType(i)(j)(1))) { 408730cfbc0SXuan Hu sinkData.src(1) := s1_toExuData(i)(j).src(1) 409730cfbc0SXuan Hu } 410730cfbc0SXuan Hu } 411730cfbc0SXuan Hu if (sinkData.params.hasJmpFu) { 412730cfbc0SXuan Hu when(SrcType.isPc(s1_srcType(i)(j)(0))) { 413730cfbc0SXuan Hu sinkData.src(0) := s1_toExuData(i)(j).src(0) 414730cfbc0SXuan Hu } 415da778e6fSXuan Hu } else if (sinkData.params.hasVecFu) { 416da778e6fSXuan Hu when(SrcType.isImm(s1_srcType(i)(j)(0))) { 417da778e6fSXuan Hu sinkData.src(0) := s1_toExuData(i)(j).src(0) 418da778e6fSXuan Hu } 419f4dcd9fcSsinsanction } else if (sinkData.params.hasLoadFu) { 420f4dcd9fcSsinsanction when(SrcType.isImm(s1_srcType(i)(j)(0))) { 421f4dcd9fcSsinsanction sinkData.src(0) := s1_toExuData(i)(j).src(0) 422f4dcd9fcSsinsanction } 423730cfbc0SXuan Hu } 424730cfbc0SXuan Hu // s1Reg --[Data]--> exu(s1) ---------- end 425730cfbc0SXuan Hu } 426730cfbc0SXuan Hu } 427730cfbc0SXuan Hu 428730cfbc0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 429730cfbc0SXuan Hu val delayedCnt = 2 430*83ba63b3SXuan Hu val difftestArchIntRegState = DifftestModule(new DiffArchIntRegState, delay = delayedCnt) 431*83ba63b3SXuan Hu difftestArchIntRegState.coreid := io.hartId 432*83ba63b3SXuan Hu difftestArchIntRegState.value := intDebugRead.get._2 433730cfbc0SXuan Hu 434*83ba63b3SXuan Hu val difftestArchFpRegState = DifftestModule(new DiffArchFpRegState, delay = delayedCnt) 435*83ba63b3SXuan Hu difftestArchFpRegState.coreid := io.hartId 436*83ba63b3SXuan Hu difftestArchFpRegState.value := fpDebugReadData.get 437730cfbc0SXuan Hu 438*83ba63b3SXuan Hu val difftestArchVecRegState = DifftestModule(new DiffArchVecRegState, delay = delayedCnt) 439*83ba63b3SXuan Hu difftestArchVecRegState.coreid := io.hartId 440*83ba63b3SXuan Hu difftestArchVecRegState.value := vecDebugReadData.get 441730cfbc0SXuan Hu } 442730cfbc0SXuan Hu} 443730cfbc0SXuan Hu 444730cfbc0SXuan Huclass DataPathIO()(implicit p: Parameters, params: BackendParams) extends XSBundle { 445730cfbc0SXuan Hu // params 446730cfbc0SXuan Hu private val intSchdParams = params.schdParams(IntScheduler()) 447730cfbc0SXuan Hu private val vfSchdParams = params.schdParams(VfScheduler()) 448730cfbc0SXuan Hu private val memSchdParams = params.schdParams(MemScheduler()) 449c0be7f33SXuan Hu private val exuParams = params.allExuParams 450730cfbc0SXuan Hu // bundles 451730cfbc0SXuan Hu val hartId = Input(UInt(8.W)) 452730cfbc0SXuan Hu 453730cfbc0SXuan Hu val flush: ValidIO[Redirect] = Flipped(ValidIO(new Redirect)) 454730cfbc0SXuan Hu 455e2e5f6b0SXuan Hu // Todo: check if this can be removed 456d91483a6Sfdy val vconfigReadPort = new RfReadPort(XLEN, PhyRegIdxWidth) 457d91483a6Sfdy 4582e0a7dc5Sfdy val wbConfictRead = Input(MixedVec(params.allSchdParams.map(x => MixedVec(x.issueBlockParams.map(x => x.genWbConflictBundle()))))) 4592e0a7dc5Sfdy 460730cfbc0SXuan Hu val fromIntIQ: MixedVec[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] = 461730cfbc0SXuan Hu Flipped(MixedVec(intSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle))) 462730cfbc0SXuan Hu 463730cfbc0SXuan Hu val fromMemIQ: MixedVec[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] = 464730cfbc0SXuan Hu Flipped(MixedVec(memSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle))) 465730cfbc0SXuan Hu 466730cfbc0SXuan Hu val fromVfIQ = Flipped(MixedVec(vfSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle))) 467730cfbc0SXuan Hu 468730cfbc0SXuan Hu val toIntIQ = MixedVec(intSchdParams.issueBlockParams.map(_.genOGRespBundle)) 469730cfbc0SXuan Hu 470730cfbc0SXuan Hu val toMemIQ = MixedVec(memSchdParams.issueBlockParams.map(_.genOGRespBundle)) 471730cfbc0SXuan Hu 472730cfbc0SXuan Hu val toVfIQ = MixedVec(vfSchdParams.issueBlockParams.map(_.genOGRespBundle)) 473730cfbc0SXuan Hu 47410fe9778SXuan Hu val og0CancelVec = Output(ExuVec(backendParams.numExu)) 47510fe9778SXuan Hu 47610fe9778SXuan Hu val og1CancelVec = Output(ExuVec(backendParams.numExu)) 477c0be7f33SXuan Hu 4780f55a0d3SHaojin Tang val ldCancel = Vec(backendParams.LduCnt, Flipped(new LoadCancelIO)) 4790f55a0d3SHaojin Tang 480bc7d6943SzhanglyGit val cancelToBusyTable = Vec(backendParams.numExu, ValidIO(new CancelSignal)) 481bc7d6943SzhanglyGit 482730cfbc0SXuan Hu val toIntExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = intSchdParams.genExuInputBundle 483730cfbc0SXuan Hu 484730cfbc0SXuan Hu val toFpExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = MixedVec(vfSchdParams.genExuInputBundle) 485730cfbc0SXuan Hu 486730cfbc0SXuan Hu val toMemExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = memSchdParams.genExuInputBundle 487730cfbc0SXuan Hu 488730cfbc0SXuan Hu val fromIntWb: MixedVec[RfWritePortWithConfig] = MixedVec(params.genIntWriteBackBundle) 489730cfbc0SXuan Hu 490730cfbc0SXuan Hu val fromVfWb: MixedVec[RfWritePortWithConfig] = MixedVec(params.genVfWriteBackBundle) 491730cfbc0SXuan Hu 492b7d9e8d5Sxiaofeibao-xjtu val debugIntRat = if (params.debugEn) Some(Input(Vec(32, UInt(intSchdParams.pregIdxWidth.W)))) else None 493b7d9e8d5Sxiaofeibao-xjtu val debugFpRat = if (params.debugEn) Some(Input(Vec(32, UInt(vfSchdParams.pregIdxWidth.W)))) else None 494b7d9e8d5Sxiaofeibao-xjtu val debugVecRat = if (params.debugEn) Some(Input(Vec(32, UInt(vfSchdParams.pregIdxWidth.W)))) else None 495b7d9e8d5Sxiaofeibao-xjtu val debugVconfigRat = if (params.debugEn) Some(Input(UInt(vfSchdParams.pregIdxWidth.W))) else None 496b7d9e8d5Sxiaofeibao-xjtu val debugVconfig = if (params.debugEn) Some(Output(UInt(XLEN.W))) else None 497730cfbc0SXuan Hu} 498