xref: /XiangShan/src/main/scala/xiangshan/backend/datapath/DataPath.scala (revision 7a96cc7f535a08022595db7dfd263251e5db443e)
1730cfbc0SXuan Hupackage xiangshan.backend.datapath
2730cfbc0SXuan Hu
383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
439c59369SXuan Huimport chisel3._
5730cfbc0SXuan Huimport chisel3.util._
683ba63b3SXuan Huimport difftest.{DiffArchFpRegState, DiffArchIntRegState, DiffArchVecRegState, DifftestModule}
7730cfbc0SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
8730cfbc0SXuan Huimport utility._
939c59369SXuan Huimport utils.SeqUtils._
10730cfbc0SXuan Huimport xiangshan._
11730cfbc0SXuan Huimport xiangshan.backend.BackendParams
1239c59369SXuan Huimport xiangshan.backend.Bundles._
13f4dcd9fcSsinsanctionimport xiangshan.backend.decode.ImmUnion
14730cfbc0SXuan Huimport xiangshan.backend.datapath.DataConfig._
15730cfbc0SXuan Huimport xiangshan.backend.datapath.RdConfig._
16730cfbc0SXuan Huimport xiangshan.backend.issue.{ImmExtractor, IntScheduler, MemScheduler, VfScheduler}
1783ba63b3SXuan Huimport xiangshan.backend.implicitCast._
18730cfbc0SXuan Huimport xiangshan.backend.regfile._
19730cfbc0SXuan Hu
20730cfbc0SXuan Huclass DataPath(params: BackendParams)(implicit p: Parameters) extends LazyModule {
211ca4a39dSXuan Hu  override def shouldBeInlined: Boolean = false
221ca4a39dSXuan Hu
23730cfbc0SXuan Hu  private implicit val dpParams: BackendParams = params
24730cfbc0SXuan Hu  lazy val module = new DataPathImp(this)
2539c59369SXuan Hu
2639c59369SXuan Hu  println(s"[DataPath] Preg Params: ")
2739c59369SXuan Hu  println(s"[DataPath]   Int R(${params.getRfReadSize(IntData())}), W(${params.getRfWriteSize(IntData())}) ")
2839c59369SXuan Hu  println(s"[DataPath]   Vf R(${params.getRfReadSize(VecData())}), W(${params.getRfWriteSize(VecData())}) ")
29730cfbc0SXuan Hu}
30730cfbc0SXuan Hu
31730cfbc0SXuan Huclass DataPathImp(override val wrapper: DataPath)(implicit p: Parameters, params: BackendParams)
32730cfbc0SXuan Hu  extends LazyModuleImp(wrapper) with HasXSParameter {
33730cfbc0SXuan Hu
34d91483a6Sfdy  private val VCONFIG_PORT = params.vconfigPort
35d91483a6Sfdy
36730cfbc0SXuan Hu  val io = IO(new DataPathIO())
37730cfbc0SXuan Hu
38730cfbc0SXuan Hu  private val (fromIntIQ, toIntIQ, toIntExu) = (io.fromIntIQ, io.toIntIQ, io.toIntExu)
39730cfbc0SXuan Hu  private val (fromMemIQ, toMemIQ, toMemExu) = (io.fromMemIQ, io.toMemIQ, io.toMemExu)
40730cfbc0SXuan Hu  private val (fromVfIQ , toVfIQ , toVfExu ) = (io.fromVfIQ , io.toVfIQ , io.toFpExu)
41730cfbc0SXuan Hu
42730cfbc0SXuan Hu  println(s"[DataPath] IntIQ(${fromIntIQ.size}), MemIQ(${fromMemIQ.size})")
43730cfbc0SXuan Hu  println(s"[DataPath] IntExu(${fromIntIQ.map(_.size).sum}), MemExu(${fromMemIQ.map(_.size).sum})")
44730cfbc0SXuan Hu
45730cfbc0SXuan Hu  // just refences for convience
4683ba63b3SXuan Hu  private val fromIQ: Seq[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] = fromIntIQ ++ fromVfIQ ++ fromMemIQ
47730cfbc0SXuan Hu
48730cfbc0SXuan Hu  private val toIQs = toIntIQ ++ toVfIQ ++ toMemIQ
49730cfbc0SXuan Hu
5083ba63b3SXuan Hu  private val toExu: Seq[MixedVec[DecoupledIO[ExuInput]]] = toIntExu ++ toVfExu ++ toMemExu
51730cfbc0SXuan Hu
5283ba63b3SXuan Hu  private val fromFlattenIQ: Seq[DecoupledIO[IssueQueueIssueBundle]] = fromIQ.flatten
5310fe9778SXuan Hu
5410fe9778SXuan Hu  private val toFlattenExu: Seq[DecoupledIO[ExuInput]] = toExu.flatten
5510fe9778SXuan Hu
5639c59369SXuan Hu  private val intWbBusyArbiter = Module(new IntRFWBCollideChecker(backendParams))
5739c59369SXuan Hu  private val vfWbBusyArbiter = Module(new VfRFWBCollideChecker(backendParams))
5839c59369SXuan Hu  private val intRFReadArbiter = Module(new IntRFReadArbiter(backendParams))
5939c59369SXuan Hu  private val vfRFReadArbiter = Module(new VfRFReadArbiter(backendParams))
60730cfbc0SXuan Hu
6183ba63b3SXuan Hu  private val og0FailedVec2: MixedVec[Vec[Bool]] = Wire(MixedVec(fromIQ.map(x => Vec(x.size, Bool())).toSeq))
6283ba63b3SXuan Hu  private val og1FailedVec2: MixedVec[Vec[Bool]] = Wire(MixedVec(fromIQ.map(x => Vec(x.size, Bool())).toSeq))
63c0be7f33SXuan Hu
6439c59369SXuan Hu  // port -> win
6583ba63b3SXuan Hu  private val intRdArbWinner: Seq2[MixedVec[Bool]] = intRFReadArbiter.io.in.map(_.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq).toSeq
6683ba63b3SXuan Hu  private val vfRdArbWinner: Seq2[MixedVec[Bool]] = vfRFReadArbiter.io.in.map(_.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq).toSeq
6783ba63b3SXuan Hu  private val intWbNotBlock: Seq[MixedVec[Bool]] = intWbBusyArbiter.io.in.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq
6883ba63b3SXuan Hu  private val vfWbNotBlock: Seq[MixedVec[Bool]] = vfWbBusyArbiter.io.in.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq
69730cfbc0SXuan Hu
7039c59369SXuan Hu  private val intRdNotBlock: Seq2[Bool] = intRdArbWinner.map(_.map(_.asUInt.andR))
7139c59369SXuan Hu  private val vfRdNotBlock: Seq2[Bool] = vfRdArbWinner.map(_.map(_.asUInt.andR))
72730cfbc0SXuan Hu
7383ba63b3SXuan Hu  private val intRFReadReq: Seq3[ValidIO[RfReadPortWithConfig]] = fromIQ.map(x => x.map(xx => xx.bits.getIntRfReadValidBundle(xx.valid)).toSeq).toSeq
7449d97b43SXuan Hu  private val intDataSources: Seq[Seq[Vec[DataSource]]] = fromIQ.map(x => x.map(xx => xx.bits.common.dataSources))
75b6b11f60SXuan Hu
7639c59369SXuan Hu  intRFReadArbiter.io.in.zip(intRFReadReq).zipWithIndex.foreach { case ((arbInSeq2, inRFReadReqSeq2), iqIdx) =>
7739c59369SXuan Hu    arbInSeq2.zip(inRFReadReqSeq2).zipWithIndex.foreach { case ((arbInSeq, inRFReadReqSeq), exuIdx) =>
7839c59369SXuan Hu      val srcIndices: Seq[Int] = fromIQ(iqIdx)(exuIdx).bits.exuParams.getRfReadSrcIdx(IntData())
7939c59369SXuan Hu      for (srcIdx <- 0 until fromIQ(iqIdx)(exuIdx).bits.exuParams.numRegSrc) {
8039c59369SXuan Hu        if (srcIndices.contains(srcIdx) && inRFReadReqSeq.isDefinedAt(srcIdx)) {
8149d97b43SXuan Hu          arbInSeq(srcIdx).valid := inRFReadReqSeq(srcIdx).valid && intDataSources(iqIdx)(exuIdx)(srcIdx).readReg
8239c59369SXuan Hu          arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr
8339c59369SXuan Hu        } else {
8439c59369SXuan Hu          arbInSeq(srcIdx).valid := false.B
8539c59369SXuan Hu          arbInSeq(srcIdx).bits.addr := 0.U
863fd20becSczw        }
8739c59369SXuan Hu      }
8839c59369SXuan Hu    }
8939c59369SXuan Hu  }
902e0a7dc5Sfdy
9183ba63b3SXuan Hu  private val vfRFReadReq: Seq3[ValidIO[RfReadPortWithConfig]] = fromIQ.map(x => x.map(xx => xx.bits.getVfRfReadValidBundle(xx.valid)).toSeq).toSeq
9239c59369SXuan Hu
9339c59369SXuan Hu  vfRFReadArbiter.io.in.zip(vfRFReadReq).zipWithIndex.foreach { case ((arbInSeq2, inRFReadReqSeq2), iqIdx) =>
9439c59369SXuan Hu    arbInSeq2.zip(inRFReadReqSeq2).zipWithIndex.foreach { case ((arbInSeq, inRFReadReqSeq), exuIdx) =>
9539c59369SXuan Hu      val srcIndices: Seq[Int] = VfRegSrcDataSet.flatMap(data => fromIQ(iqIdx)(exuIdx).bits.exuParams.getRfReadSrcIdx(data)).toSeq.sorted
9639c59369SXuan Hu      for (srcIdx <- 0 until fromIQ(iqIdx)(exuIdx).bits.exuParams.numRegSrc) {
9739c59369SXuan Hu        if (srcIndices.contains(srcIdx) && inRFReadReqSeq.isDefinedAt(srcIdx)) {
9839c59369SXuan Hu          arbInSeq(srcIdx).valid := inRFReadReqSeq(srcIdx).valid
9939c59369SXuan Hu          arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr
10039c59369SXuan Hu        } else {
10139c59369SXuan Hu          arbInSeq(srcIdx).valid := false.B
10239c59369SXuan Hu          arbInSeq(srcIdx).bits.addr := 0.U
103730cfbc0SXuan Hu        }
104730cfbc0SXuan Hu      }
10539c59369SXuan Hu    }
10639c59369SXuan Hu  }
10739c59369SXuan Hu
10883ba63b3SXuan Hu  private val intRFWriteReq: Seq2[Bool] = fromIQ.map(x => x.map(xx => xx.valid && xx.bits.common.rfWen.getOrElse(false.B)).toSeq).toSeq
10983ba63b3SXuan Hu  private val vfRFWriteReq: Seq2[Bool] = fromIQ.map(x => x.map(xx => xx.valid && xx.bits.common.getVfWen.getOrElse(false.B)).toSeq).toSeq
11039c59369SXuan Hu
11139c59369SXuan Hu  intWbBusyArbiter.io.in.zip(intRFWriteReq).foreach { case (arbInSeq, inRFWriteReqSeq) =>
11239c59369SXuan Hu    arbInSeq.zip(inRFWriteReqSeq).foreach { case (arbIn, inRFWriteReq) =>
11339c59369SXuan Hu      arbIn.valid := inRFWriteReq
11439c59369SXuan Hu    }
11539c59369SXuan Hu  }
11639c59369SXuan Hu
11739c59369SXuan Hu  vfWbBusyArbiter.io.in.zip(vfRFWriteReq).foreach { case (arbInSeq, inRFWriteReqSeq) =>
11839c59369SXuan Hu    arbInSeq.zip(inRFWriteReqSeq).foreach { case (arbIn, inRFWriteReq) =>
11939c59369SXuan Hu      arbIn.valid := inRFWriteReq
12039c59369SXuan Hu    }
12139c59369SXuan Hu  }
122730cfbc0SXuan Hu
123730cfbc0SXuan Hu  private val intSchdParams = params.schdParams(IntScheduler())
124730cfbc0SXuan Hu  private val vfSchdParams = params.schdParams(VfScheduler())
125730cfbc0SXuan Hu  private val memSchdParams = params.schdParams(MemScheduler())
126730cfbc0SXuan Hu
127730cfbc0SXuan Hu  private val numIntRfReadByExu = intSchdParams.numIntRfReadByExu + memSchdParams.numIntRfReadByExu
128730cfbc0SXuan Hu  private val numVfRfReadByExu = vfSchdParams.numVfRfReadByExu + memSchdParams.numVfRfReadByExu
129730cfbc0SXuan Hu  // Todo: limit read port
130730cfbc0SXuan Hu  private val numIntR = numIntRfReadByExu
131730cfbc0SXuan Hu  private val numVfR = numVfRfReadByExu
132730cfbc0SXuan Hu  println(s"[DataPath] RegFile read req needed by Exu: Int(${numIntRfReadByExu}), Vf(${numVfRfReadByExu})")
133730cfbc0SXuan Hu  println(s"[DataPath] RegFile read port: Int(${numIntR}), Vf(${numVfR})")
134730cfbc0SXuan Hu
135730cfbc0SXuan Hu  private val schdParams = params.allSchdParams
136730cfbc0SXuan Hu
13739c59369SXuan Hu  private val intRfRaddr = Wire(Vec(params.numPregRd(IntData()), UInt(intSchdParams.pregIdxWidth.W)))
13839c59369SXuan Hu  private val intRfRdata = Wire(Vec(params.numPregRd(IntData()), UInt(intSchdParams.rfDataWidth.W)))
139730cfbc0SXuan Hu  private val intRfWen = Wire(Vec(io.fromIntWb.length, Bool()))
140730cfbc0SXuan Hu  private val intRfWaddr = Wire(Vec(io.fromIntWb.length, UInt(intSchdParams.pregIdxWidth.W)))
141730cfbc0SXuan Hu  private val intRfWdata = Wire(Vec(io.fromIntWb.length, UInt(intSchdParams.rfDataWidth.W)))
142730cfbc0SXuan Hu
143730cfbc0SXuan Hu  private val vfRfSplitNum = VLEN / XLEN
14439c59369SXuan Hu  private val vfRfRaddr = Wire(Vec(params.numPregRd(VecData()), UInt(vfSchdParams.pregIdxWidth.W)))
14539c59369SXuan Hu  private val vfRfRdata = Wire(Vec(params.numPregRd(VecData()), UInt(vfSchdParams.rfDataWidth.W)))
146730cfbc0SXuan Hu  private val vfRfWen = Wire(Vec(vfRfSplitNum, Vec(io.fromVfWb.length, Bool())))
147730cfbc0SXuan Hu  private val vfRfWaddr = Wire(Vec(io.fromVfWb.length, UInt(vfSchdParams.pregIdxWidth.W)))
148730cfbc0SXuan Hu  private val vfRfWdata = Wire(Vec(io.fromVfWb.length, UInt(vfSchdParams.rfDataWidth.W)))
149730cfbc0SXuan Hu
150730cfbc0SXuan Hu  private val intDebugRead: Option[(Vec[UInt], Vec[UInt])] =
151730cfbc0SXuan Hu    if (env.AlwaysBasicDiff || env.EnableDifftest) {
152730cfbc0SXuan Hu      Some(Wire(Vec(32, UInt(intSchdParams.pregIdxWidth.W))), Wire(Vec(32, UInt(XLEN.W))))
153730cfbc0SXuan Hu    } else { None }
154730cfbc0SXuan Hu  private val vfDebugRead: Option[(Vec[UInt], Vec[UInt])] =
155730cfbc0SXuan Hu    if (env.AlwaysBasicDiff || env.EnableDifftest) {
156a8db15d8Sfdy      Some(Wire(Vec(32 + 32 + 1, UInt(vfSchdParams.pregIdxWidth.W))), Wire(Vec(32 + 32 + 1, UInt(VLEN.W))))
157730cfbc0SXuan Hu    } else { None }
158730cfbc0SXuan Hu
159730cfbc0SXuan Hu  private val fpDebugReadData: Option[Vec[UInt]] =
160730cfbc0SXuan Hu    if (env.AlwaysBasicDiff || env.EnableDifftest) {
161730cfbc0SXuan Hu      Some(Wire(Vec(32, UInt(XLEN.W))))
162730cfbc0SXuan Hu    } else { None }
163730cfbc0SXuan Hu  private val vecDebugReadData: Option[Vec[UInt]] =
164730cfbc0SXuan Hu    if (env.AlwaysBasicDiff || env.EnableDifftest) {
165730cfbc0SXuan Hu      Some(Wire(Vec(64, UInt(64.W)))) // v0 = Cat(Vec(1), Vec(0))
166730cfbc0SXuan Hu    } else { None }
167e2e5f6b0SXuan Hu  private val vconfigDebugReadData: Option[UInt] =
168e2e5f6b0SXuan Hu    if (env.AlwaysBasicDiff || env.EnableDifftest) {
169e2e5f6b0SXuan Hu      Some(Wire(UInt(64.W)))
170e2e5f6b0SXuan Hu    } else { None }
171e2e5f6b0SXuan Hu
172730cfbc0SXuan Hu
173730cfbc0SXuan Hu  fpDebugReadData.foreach(_ := vfDebugRead
174730cfbc0SXuan Hu    .get._2
175730cfbc0SXuan Hu    .slice(0, 32)
176730cfbc0SXuan Hu    .map(_(63, 0))
177730cfbc0SXuan Hu  ) // fp only used [63, 0]
178730cfbc0SXuan Hu  vecDebugReadData.foreach(_ := vfDebugRead
179730cfbc0SXuan Hu    .get._2
180730cfbc0SXuan Hu    .slice(32, 64)
181730cfbc0SXuan Hu    .map(x => Seq(x(63, 0), x(127, 64))).flatten
182730cfbc0SXuan Hu  )
183e2e5f6b0SXuan Hu  vconfigDebugReadData.foreach(_ := vfDebugRead
184e2e5f6b0SXuan Hu    .get._2(64)(63, 0)
185e2e5f6b0SXuan Hu  )
186730cfbc0SXuan Hu
187b7d9e8d5Sxiaofeibao-xjtu  io.debugVconfig.foreach(_ := vconfigDebugReadData.get)
188a8db15d8Sfdy
189730cfbc0SXuan Hu  IntRegFile("IntRegFile", intSchdParams.numPregs, intRfRaddr, intRfRdata, intRfWen, intRfWaddr, intRfWdata,
190730cfbc0SXuan Hu    debugReadAddr = intDebugRead.map(_._1),
191730cfbc0SXuan Hu    debugReadData = intDebugRead.map(_._2))
192730cfbc0SXuan Hu  VfRegFile("VfRegFile", vfSchdParams.numPregs, vfRfSplitNum, vfRfRaddr, vfRfRdata, vfRfWen, vfRfWaddr, vfRfWdata,
193730cfbc0SXuan Hu    debugReadAddr = vfDebugRead.map(_._1),
194730cfbc0SXuan Hu    debugReadData = vfDebugRead.map(_._2))
195730cfbc0SXuan Hu
19683ba63b3SXuan Hu  intRfWaddr := io.fromIntWb.map(_.addr).toSeq
19783ba63b3SXuan Hu  intRfWdata := io.fromIntWb.map(_.data).toSeq
19883ba63b3SXuan Hu  intRfWen := io.fromIntWb.map(_.wen).toSeq
199730cfbc0SXuan Hu
20039c59369SXuan Hu  for (portIdx <- intRfRaddr.indices) {
20139c59369SXuan Hu    if (intRFReadArbiter.io.out.isDefinedAt(portIdx))
20239c59369SXuan Hu      intRfRaddr(portIdx) := intRFReadArbiter.io.out(portIdx).bits.addr
20339c59369SXuan Hu    else
20439c59369SXuan Hu      intRfRaddr(portIdx) := 0.U
20539c59369SXuan Hu  }
206730cfbc0SXuan Hu
20783ba63b3SXuan Hu  vfRfWaddr := io.fromVfWb.map(_.addr).toSeq
20883ba63b3SXuan Hu  vfRfWdata := io.fromVfWb.map(_.data).toSeq
209730cfbc0SXuan Hu  vfRfWen.foreach(_.zip(io.fromVfWb.map(_.wen)).foreach { case (wenSink, wenSource) => wenSink := wenSource } )// Todo: support fp multi-write
210730cfbc0SXuan Hu
21139c59369SXuan Hu  for (portIdx <- vfRfRaddr.indices) {
21239c59369SXuan Hu    if (vfRFReadArbiter.io.out.isDefinedAt(portIdx))
21339c59369SXuan Hu      vfRfRaddr(portIdx) := vfRFReadArbiter.io.out(portIdx).bits.addr
21439c59369SXuan Hu    else
21539c59369SXuan Hu      vfRfRaddr(portIdx) := 0.U
21639c59369SXuan Hu  }
21739c59369SXuan Hu
218d91483a6Sfdy  vfRfRaddr(VCONFIG_PORT) := io.vconfigReadPort.addr
219d91483a6Sfdy  io.vconfigReadPort.data := vfRfRdata(VCONFIG_PORT)
220730cfbc0SXuan Hu
221730cfbc0SXuan Hu  intDebugRead.foreach { case (addr, _) =>
222b7d9e8d5Sxiaofeibao-xjtu    addr := io.debugIntRat.get
223730cfbc0SXuan Hu  }
224730cfbc0SXuan Hu
225730cfbc0SXuan Hu  vfDebugRead.foreach { case (addr, _) =>
226b7d9e8d5Sxiaofeibao-xjtu    addr := io.debugFpRat.get ++ io.debugVecRat.get :+ io.debugVconfigRat.get
227730cfbc0SXuan Hu  }
228730cfbc0SXuan Hu  println(s"[DataPath] " +
229730cfbc0SXuan Hu    s"has intDebugRead: ${intDebugRead.nonEmpty}, " +
230730cfbc0SXuan Hu    s"has vfDebugRead: ${vfDebugRead.nonEmpty}")
231730cfbc0SXuan Hu
232730cfbc0SXuan Hu  val s1_addrOHs = Reg(MixedVec(
23383ba63b3SXuan Hu    fromIQ.map(x => MixedVec(x.map(_.bits.addrOH.cloneType).toSeq)).toSeq
234730cfbc0SXuan Hu  ))
235730cfbc0SXuan Hu  val s1_toExuValid: MixedVec[MixedVec[Bool]] = Reg(MixedVec(
23683ba63b3SXuan Hu    toExu.map(x => MixedVec(x.map(_.valid.cloneType).toSeq)).toSeq
237730cfbc0SXuan Hu  ))
23883ba63b3SXuan Hu  val s1_toExuData: MixedVec[MixedVec[ExuInput]] = Reg(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.cloneType).toSeq)).toSeq))
239730cfbc0SXuan Hu  val s1_toExuReady = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.ready.cloneType))))) // Todo
240730cfbc0SXuan Hu  val s1_srcType: MixedVec[MixedVec[Vec[UInt]]] = MixedVecInit(fromIQ.map(x => MixedVecInit(x.map(xx => RegEnable(xx.bits.srcType, xx.fire)))))
241730cfbc0SXuan Hu
242730cfbc0SXuan Hu  val s1_intPregRData: MixedVec[MixedVec[Vec[UInt]]] = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.src.cloneType)))))
243730cfbc0SXuan Hu  val s1_vfPregRData: MixedVec[MixedVec[Vec[UInt]]] = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.src.cloneType)))))
244730cfbc0SXuan Hu
245730cfbc0SXuan Hu  val rfrPortConfigs = schdParams.map(_.issueBlockParams).flatten.map(_.exuBlockParams.map(_.rfrPortConfigs))
246730cfbc0SXuan Hu
247730cfbc0SXuan Hu  println(s"[DataPath] s1_intPregRData.flatten.flatten.size: ${s1_intPregRData.flatten.flatten.size}, intRfRdata.size: ${intRfRdata.size}")
248730cfbc0SXuan Hu  s1_intPregRData.foreach(_.foreach(_.foreach(_ := 0.U)))
249730cfbc0SXuan Hu  s1_intPregRData.zip(rfrPortConfigs).foreach { case (iqRdata, iqCfg) =>
250730cfbc0SXuan Hu      iqRdata.zip(iqCfg).foreach { case (iuRdata, iuCfg) =>
251730cfbc0SXuan Hu        val realIuCfg = iuCfg.map(x => if(x.size > 1) x.filter(_.isInstanceOf[IntRD]) else x).flatten
252730cfbc0SXuan Hu        assert(iuRdata.size == realIuCfg.size, "iuRdata.size != realIuCfg.size")
253730cfbc0SXuan Hu        iuRdata.zip(realIuCfg)
254730cfbc0SXuan Hu          .filter { case (_, rfrPortConfig) => rfrPortConfig.isInstanceOf[IntRD] }
255730cfbc0SXuan Hu          .foreach { case (sink, cfg) => sink := intRfRdata(cfg.port) }
256730cfbc0SXuan Hu      }
257730cfbc0SXuan Hu  }
258730cfbc0SXuan Hu
259730cfbc0SXuan Hu  println(s"[DataPath] s1_vfPregRData.flatten.flatten.size: ${s1_vfPregRData.flatten.flatten.size}, vfRfRdata.size: ${vfRfRdata.size}")
260730cfbc0SXuan Hu  s1_vfPregRData.foreach(_.foreach(_.foreach(_ := 0.U)))
261730cfbc0SXuan Hu  s1_vfPregRData.zip(rfrPortConfigs).foreach{ case(iqRdata, iqCfg) =>
262730cfbc0SXuan Hu      iqRdata.zip(iqCfg).foreach{ case(iuRdata, iuCfg) =>
263730cfbc0SXuan Hu        val realIuCfg = iuCfg.map(x => if(x.size > 1) x.filter(_.isInstanceOf[VfRD]) else x).flatten
264730cfbc0SXuan Hu        assert(iuRdata.size == realIuCfg.size, "iuRdata.size != realIuCfg.size")
265730cfbc0SXuan Hu        iuRdata.zip(realIuCfg)
266730cfbc0SXuan Hu          .filter { case (_, rfrPortConfig) => rfrPortConfig.isInstanceOf[VfRD] }
267730cfbc0SXuan Hu          .foreach { case (sink, cfg) => sink := vfRfRdata(cfg.port) }
268730cfbc0SXuan Hu      }
269730cfbc0SXuan Hu  }
270730cfbc0SXuan Hu
271730cfbc0SXuan Hu  for (i <- fromIQ.indices) {
272730cfbc0SXuan Hu    for (j <- fromIQ(i).indices) {
273730cfbc0SXuan Hu      // IQ(s0) --[Ctrl]--> s1Reg ---------- begin
274730cfbc0SXuan Hu      // refs
275730cfbc0SXuan Hu      val s1_valid = s1_toExuValid(i)(j)
276730cfbc0SXuan Hu      val s1_ready = s1_toExuReady(i)(j)
277730cfbc0SXuan Hu      val s1_data = s1_toExuData(i)(j)
278730cfbc0SXuan Hu      val s1_addrOH = s1_addrOHs(i)(j)
279730cfbc0SXuan Hu      val s0 = fromIQ(i)(j) // s0
28049d97b43SXuan Hu      val srcNotBlock = s0.bits.common.dataSources.zip(intRdArbWinner(i)(j) zip vfRdArbWinner(i)(j)).map { case (source, win) =>
28149d97b43SXuan Hu        !source.readReg || win._1 && win._2
28249d97b43SXuan Hu      }.reduce(_ && _)
28349d97b43SXuan Hu      val notBlock = srcNotBlock && intWbNotBlock(i)(j) && vfWbNotBlock(i)(j)
284730cfbc0SXuan Hu      val s1_flush = s0.bits.common.robIdx.needFlush(Seq(io.flush, RegNextWithEnable(io.flush)))
285c0be7f33SXuan Hu      val s1_cancel = og1FailedVec2(i)(j)
2860f55a0d3SHaojin Tang      val s1_ldCancel = LoadShouldCancel(s0.bits.common.loadDependency, io.ldCancel)
2870f55a0d3SHaojin Tang      when (s0.fire && !s1_flush && notBlock && !s1_cancel && !s1_ldCancel) {
288730cfbc0SXuan Hu        s1_valid := s0.valid
289730cfbc0SXuan Hu        s1_data.fromIssueBundle(s0.bits) // no src data here
290730cfbc0SXuan Hu        s1_addrOH := s0.bits.addrOH
291730cfbc0SXuan Hu      }.otherwise {
292730cfbc0SXuan Hu        s1_valid := false.B
293730cfbc0SXuan Hu      }
29439c59369SXuan Hu      s0.ready := (s1_ready || !s1_valid) && notBlock
295730cfbc0SXuan Hu      // IQ(s0) --[Ctrl]--> s1Reg ---------- end
296730cfbc0SXuan Hu
297730cfbc0SXuan Hu      // IQ(s0) --[Data]--> s1Reg ---------- begin
298730cfbc0SXuan Hu      // imm extract
29939c59369SXuan Hu      when (s0.fire && !s1_flush && notBlock) {
300730cfbc0SXuan Hu        if (s1_data.params.immType.nonEmpty && s1_data.src.size > 1) {
301730cfbc0SXuan Hu          // rs1 is always int reg, rs2 may be imm
302730cfbc0SXuan Hu          when(SrcType.isImm(s0.bits.srcType(1))) {
303730cfbc0SXuan Hu            s1_data.src(1) := ImmExtractor(
304730cfbc0SXuan Hu              s0.bits.common.imm,
305730cfbc0SXuan Hu              s0.bits.immType,
306da778e6fSXuan Hu              s1_data.params.dataBitsMax,
307730cfbc0SXuan Hu              s1_data.params.immType.map(_.litValue)
308730cfbc0SXuan Hu            )
309730cfbc0SXuan Hu          }
310730cfbc0SXuan Hu        }
311730cfbc0SXuan Hu        if (s1_data.params.hasJmpFu) {
312730cfbc0SXuan Hu          when(SrcType.isPc(s0.bits.srcType(0))) {
313427cfec3SHaojin Tang            s1_data.src(0) := SignExt(s0.bits.common.pc.get, XLEN)
314730cfbc0SXuan Hu          }
315da778e6fSXuan Hu        } else if (s1_data.params.hasVecFu) {
316da778e6fSXuan Hu          // Fuck off riscv vector imm!!! Why not src1???
317da778e6fSXuan Hu          when(SrcType.isImm(s0.bits.srcType(0))) {
318da778e6fSXuan Hu            s1_data.src(0) := ImmExtractor(
319da778e6fSXuan Hu              s0.bits.common.imm,
320da778e6fSXuan Hu              s0.bits.immType,
321da778e6fSXuan Hu              s1_data.params.dataBitsMax,
322da778e6fSXuan Hu              s1_data.params.immType.map(_.litValue)
323da778e6fSXuan Hu            )
324da778e6fSXuan Hu          }
325f4dcd9fcSsinsanction        } else if (s1_data.params.hasLoadFu) {
326f4dcd9fcSsinsanction          // dirty code for fused_lui_load
327f4dcd9fcSsinsanction          when(SrcType.isImm(s0.bits.srcType(0))) {
328fbb02de4Ssinsanction            s1_data.src(0) := SignExt(ImmUnion.U.toImm32(s0.bits.common.imm(s0.bits.common.imm.getWidth - 1, ImmUnion.I.len)), XLEN)
329f4dcd9fcSsinsanction          }
330730cfbc0SXuan Hu        }
331730cfbc0SXuan Hu      }
332730cfbc0SXuan Hu      // IQ(s0) --[Data]--> s1Reg ---------- end
333730cfbc0SXuan Hu    }
334730cfbc0SXuan Hu  }
335730cfbc0SXuan Hu
336ea0f92d8Sczw  private val fromIQFire = fromIQ.map(_.map(_.fire))
337ea0f92d8Sczw  private val toExuFire = toExu.map(_.map(_.fire))
338730cfbc0SXuan Hu  toIQs.zipWithIndex.foreach {
339730cfbc0SXuan Hu    case(toIQ, iqIdx) =>
340730cfbc0SXuan Hu      toIQ.zipWithIndex.foreach {
341730cfbc0SXuan Hu        case (toIU, iuIdx) =>
342730cfbc0SXuan Hu          // IU: issue unit
343730cfbc0SXuan Hu          val og0resp = toIU.og0resp
344c0be7f33SXuan Hu          og0FailedVec2(iqIdx)(iuIdx) := fromIQ(iqIdx)(iuIdx).valid && (!fromIQFire(iqIdx)(iuIdx))
345c0be7f33SXuan Hu          og0resp.valid := og0FailedVec2(iqIdx)(iuIdx)
346ea0f92d8Sczw          og0resp.bits.respType := RSFeedbackType.rfArbitFail
347f3d58ea7SHaojin Tang          og0resp.bits.dataInvalidSqIdx := DontCare
3485db4956bSzhanglyGit          og0resp.bits.robIdx := fromIQ(iqIdx)(iuIdx).bits.common.robIdx
3498d29ec32Sczw          og0resp.bits.rfWen := fromIQ(iqIdx)(iuIdx).bits.common.rfWen.getOrElse(false.B)
3508d29ec32Sczw          og0resp.bits.fuType := fromIQ(iqIdx)(iuIdx).bits.common.fuType
351730cfbc0SXuan Hu
352730cfbc0SXuan Hu          val og1resp = toIU.og1resp
353c0be7f33SXuan Hu          og1FailedVec2(iqIdx)(iuIdx) := s1_toExuValid(iqIdx)(iuIdx) && !toExuFire(iqIdx)(iuIdx)
354730cfbc0SXuan Hu          og1resp.valid := s1_toExuValid(iqIdx)(iuIdx)
355c0be7f33SXuan Hu          og1resp.bits.respType := Mux(!og1FailedVec2(iqIdx)(iuIdx),
356d54d930bSfdy            if (toIU.issueQueueParams.isMemAddrIQ) RSFeedbackType.fuUncertain else RSFeedbackType.fuIdle,
357d54d930bSfdy            RSFeedbackType.fuBusy)
358f3d58ea7SHaojin Tang          og1resp.bits.dataInvalidSqIdx := DontCare
3595db4956bSzhanglyGit          og1resp.bits.robIdx := s1_toExuData(iqIdx)(iuIdx).robIdx
3608d29ec32Sczw          og1resp.bits.rfWen := s1_toExuData(iqIdx)(iuIdx).rfWen.getOrElse(false.B)
3618d29ec32Sczw          og1resp.bits.fuType := s1_toExuData(iqIdx)(iuIdx).fuType
362730cfbc0SXuan Hu      }
363730cfbc0SXuan Hu  }
3648a00ff56SXuan Hu
365*7a96cc7fSHaojin Tang  io.og0CancelOH := VecInit(fromFlattenIQ.map(x => x.valid && !x.fire)).asUInt
366*7a96cc7fSHaojin Tang  io.og1CancelOH := VecInit(toFlattenExu.map(x => x.valid && !x.fire)).asUInt
367c0be7f33SXuan Hu
368bc7d6943SzhanglyGit  io.cancelToBusyTable.zipWithIndex.foreach { case (cancel, i) =>
369bc7d6943SzhanglyGit    cancel.valid := fromFlattenIQ(i).valid && !fromFlattenIQ(i).fire && {
370bc7d6943SzhanglyGit      if (fromFlattenIQ(i).bits.common.rfWen.isDefined)
371bc7d6943SzhanglyGit        fromFlattenIQ(i).bits.common.rfWen.get && fromFlattenIQ(i).bits.common.pdest =/= 0.U
372bc7d6943SzhanglyGit      else
373bc7d6943SzhanglyGit        true.B
374bc7d6943SzhanglyGit    }
375bc7d6943SzhanglyGit    cancel.bits.rfWen := fromFlattenIQ(i).bits.common.rfWen.getOrElse(false.B)
37673b1b2e4SzhanglyGit    cancel.bits.fpWen := fromFlattenIQ(i).bits.common.fpWen.getOrElse(false.B)
37773b1b2e4SzhanglyGit    cancel.bits.vecWen := fromFlattenIQ(i).bits.common.vecWen.getOrElse(false.B)
378bc7d6943SzhanglyGit    cancel.bits.pdest := fromFlattenIQ(i).bits.common.pdest
379bc7d6943SzhanglyGit  }
380bc7d6943SzhanglyGit
381730cfbc0SXuan Hu  for (i <- toExu.indices) {
382730cfbc0SXuan Hu    for (j <- toExu(i).indices) {
383730cfbc0SXuan Hu      // s1Reg --[Ctrl]--> exu(s1) ---------- begin
384730cfbc0SXuan Hu      // refs
385730cfbc0SXuan Hu      val sinkData = toExu(i)(j).bits
386730cfbc0SXuan Hu      // assign
387730cfbc0SXuan Hu      toExu(i)(j).valid := s1_toExuValid(i)(j)
388730cfbc0SXuan Hu      s1_toExuReady(i)(j) := toExu(i)(j).ready
389730cfbc0SXuan Hu      sinkData := s1_toExuData(i)(j)
390730cfbc0SXuan Hu      // s1Reg --[Ctrl]--> exu(s1) ---------- end
391730cfbc0SXuan Hu
392730cfbc0SXuan Hu      // s1Reg --[Data]--> exu(s1) ---------- begin
393730cfbc0SXuan Hu      // data source1: preg read data
394730cfbc0SXuan Hu      for (k <- sinkData.src.indices) {
395730cfbc0SXuan Hu        val srcDataTypeSet: Set[DataConfig] = sinkData.params.getSrcDataType(k)
396730cfbc0SXuan Hu
397730cfbc0SXuan Hu        val readRfMap: Seq[(Bool, UInt)] = (Seq(None) :+
398730cfbc0SXuan Hu          (if (s1_intPregRData(i)(j).isDefinedAt(k) && srcDataTypeSet.intersect(IntRegSrcDataSet).nonEmpty)
399730cfbc0SXuan Hu            Some(SrcType.isXp(s1_srcType(i)(j)(k)) -> s1_intPregRData(i)(j)(k))
400730cfbc0SXuan Hu          else None) :+
401730cfbc0SXuan Hu          (if (s1_vfPregRData(i)(j).isDefinedAt(k) && srcDataTypeSet.intersect(VfRegSrcDataSet).nonEmpty)
402730cfbc0SXuan Hu            Some(SrcType.isVfp(s1_srcType(i)(j)(k))-> s1_vfPregRData(i)(j)(k))
403730cfbc0SXuan Hu          else None)
404730cfbc0SXuan Hu        ).filter(_.nonEmpty).map(_.get)
405730cfbc0SXuan Hu        if (readRfMap.nonEmpty)
406730cfbc0SXuan Hu          sinkData.src(k) := Mux1H(readRfMap)
407730cfbc0SXuan Hu      }
408730cfbc0SXuan Hu
409730cfbc0SXuan Hu      // data source2: extracted imm and pc saved in s1Reg
410730cfbc0SXuan Hu      if (sinkData.params.immType.nonEmpty && sinkData.src.size > 1) {
411730cfbc0SXuan Hu        when(SrcType.isImm(s1_srcType(i)(j)(1))) {
412730cfbc0SXuan Hu          sinkData.src(1) := s1_toExuData(i)(j).src(1)
413730cfbc0SXuan Hu        }
414730cfbc0SXuan Hu      }
415730cfbc0SXuan Hu      if (sinkData.params.hasJmpFu) {
416730cfbc0SXuan Hu        when(SrcType.isPc(s1_srcType(i)(j)(0))) {
417730cfbc0SXuan Hu          sinkData.src(0) := s1_toExuData(i)(j).src(0)
418730cfbc0SXuan Hu        }
419da778e6fSXuan Hu      } else if (sinkData.params.hasVecFu) {
420da778e6fSXuan Hu        when(SrcType.isImm(s1_srcType(i)(j)(0))) {
421da778e6fSXuan Hu          sinkData.src(0) := s1_toExuData(i)(j).src(0)
422da778e6fSXuan Hu        }
423f4dcd9fcSsinsanction      } else if (sinkData.params.hasLoadFu) {
424f4dcd9fcSsinsanction        when(SrcType.isImm(s1_srcType(i)(j)(0))) {
425f4dcd9fcSsinsanction          sinkData.src(0) := s1_toExuData(i)(j).src(0)
426f4dcd9fcSsinsanction        }
427730cfbc0SXuan Hu      }
428730cfbc0SXuan Hu      // s1Reg --[Data]--> exu(s1) ---------- end
429730cfbc0SXuan Hu    }
430730cfbc0SXuan Hu  }
431730cfbc0SXuan Hu
432730cfbc0SXuan Hu  if (env.AlwaysBasicDiff || env.EnableDifftest) {
433730cfbc0SXuan Hu    val delayedCnt = 2
43483ba63b3SXuan Hu    val difftestArchIntRegState = DifftestModule(new DiffArchIntRegState, delay = delayedCnt)
43583ba63b3SXuan Hu    difftestArchIntRegState.coreid := io.hartId
43683ba63b3SXuan Hu    difftestArchIntRegState.value := intDebugRead.get._2
437730cfbc0SXuan Hu
43883ba63b3SXuan Hu    val difftestArchFpRegState = DifftestModule(new DiffArchFpRegState, delay = delayedCnt)
43983ba63b3SXuan Hu    difftestArchFpRegState.coreid := io.hartId
44083ba63b3SXuan Hu    difftestArchFpRegState.value := fpDebugReadData.get
441730cfbc0SXuan Hu
44283ba63b3SXuan Hu    val difftestArchVecRegState = DifftestModule(new DiffArchVecRegState, delay = delayedCnt)
44383ba63b3SXuan Hu    difftestArchVecRegState.coreid := io.hartId
44483ba63b3SXuan Hu    difftestArchVecRegState.value := vecDebugReadData.get
445730cfbc0SXuan Hu  }
446730cfbc0SXuan Hu}
447730cfbc0SXuan Hu
448730cfbc0SXuan Huclass DataPathIO()(implicit p: Parameters, params: BackendParams) extends XSBundle {
449730cfbc0SXuan Hu  // params
450730cfbc0SXuan Hu  private val intSchdParams = params.schdParams(IntScheduler())
451730cfbc0SXuan Hu  private val vfSchdParams = params.schdParams(VfScheduler())
452730cfbc0SXuan Hu  private val memSchdParams = params.schdParams(MemScheduler())
453c0be7f33SXuan Hu  private val exuParams = params.allExuParams
454730cfbc0SXuan Hu  // bundles
455730cfbc0SXuan Hu  val hartId = Input(UInt(8.W))
456730cfbc0SXuan Hu
457730cfbc0SXuan Hu  val flush: ValidIO[Redirect] = Flipped(ValidIO(new Redirect))
458730cfbc0SXuan Hu
459e2e5f6b0SXuan Hu  // Todo: check if this can be removed
460d91483a6Sfdy  val vconfigReadPort = new RfReadPort(XLEN, PhyRegIdxWidth)
461d91483a6Sfdy
4622e0a7dc5Sfdy  val wbConfictRead = Input(MixedVec(params.allSchdParams.map(x => MixedVec(x.issueBlockParams.map(x => x.genWbConflictBundle())))))
4632e0a7dc5Sfdy
464730cfbc0SXuan Hu  val fromIntIQ: MixedVec[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] =
465730cfbc0SXuan Hu    Flipped(MixedVec(intSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle)))
466730cfbc0SXuan Hu
467730cfbc0SXuan Hu  val fromMemIQ: MixedVec[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] =
468730cfbc0SXuan Hu    Flipped(MixedVec(memSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle)))
469730cfbc0SXuan Hu
470730cfbc0SXuan Hu  val fromVfIQ = Flipped(MixedVec(vfSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle)))
471730cfbc0SXuan Hu
472730cfbc0SXuan Hu  val toIntIQ = MixedVec(intSchdParams.issueBlockParams.map(_.genOGRespBundle))
473730cfbc0SXuan Hu
474730cfbc0SXuan Hu  val toMemIQ = MixedVec(memSchdParams.issueBlockParams.map(_.genOGRespBundle))
475730cfbc0SXuan Hu
476730cfbc0SXuan Hu  val toVfIQ = MixedVec(vfSchdParams.issueBlockParams.map(_.genOGRespBundle))
477730cfbc0SXuan Hu
478*7a96cc7fSHaojin Tang  val og0CancelOH = Output(ExuOH(backendParams.numExu))
47910fe9778SXuan Hu
480*7a96cc7fSHaojin Tang  val og1CancelOH = Output(ExuOH(backendParams.numExu))
481c0be7f33SXuan Hu
4820f55a0d3SHaojin Tang  val ldCancel = Vec(backendParams.LduCnt, Flipped(new LoadCancelIO))
4830f55a0d3SHaojin Tang
484bc7d6943SzhanglyGit  val cancelToBusyTable = Vec(backendParams.numExu, ValidIO(new CancelSignal))
485bc7d6943SzhanglyGit
486730cfbc0SXuan Hu  val toIntExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = intSchdParams.genExuInputBundle
487730cfbc0SXuan Hu
488730cfbc0SXuan Hu  val toFpExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = MixedVec(vfSchdParams.genExuInputBundle)
489730cfbc0SXuan Hu
490730cfbc0SXuan Hu  val toMemExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = memSchdParams.genExuInputBundle
491730cfbc0SXuan Hu
492730cfbc0SXuan Hu  val fromIntWb: MixedVec[RfWritePortWithConfig] = MixedVec(params.genIntWriteBackBundle)
493730cfbc0SXuan Hu
494730cfbc0SXuan Hu  val fromVfWb: MixedVec[RfWritePortWithConfig] = MixedVec(params.genVfWriteBackBundle)
495730cfbc0SXuan Hu
496b7d9e8d5Sxiaofeibao-xjtu  val debugIntRat     = if (params.debugEn) Some(Input(Vec(32, UInt(intSchdParams.pregIdxWidth.W)))) else None
497b7d9e8d5Sxiaofeibao-xjtu  val debugFpRat      = if (params.debugEn) Some(Input(Vec(32, UInt(vfSchdParams.pregIdxWidth.W)))) else None
498b7d9e8d5Sxiaofeibao-xjtu  val debugVecRat     = if (params.debugEn) Some(Input(Vec(32, UInt(vfSchdParams.pregIdxWidth.W)))) else None
499b7d9e8d5Sxiaofeibao-xjtu  val debugVconfigRat = if (params.debugEn) Some(Input(UInt(vfSchdParams.pregIdxWidth.W))) else None
500b7d9e8d5Sxiaofeibao-xjtu  val debugVconfig    = if (params.debugEn) Some(Output(UInt(XLEN.W))) else None
501730cfbc0SXuan Hu}
502