1730cfbc0SXuan Hupackage xiangshan.backend.datapath 2730cfbc0SXuan Hu 383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 439c59369SXuan Huimport chisel3._ 5730cfbc0SXuan Huimport chisel3.util._ 683ba63b3SXuan Huimport difftest.{DiffArchFpRegState, DiffArchIntRegState, DiffArchVecRegState, DifftestModule} 7730cfbc0SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 8730cfbc0SXuan Huimport utility._ 939c59369SXuan Huimport utils.SeqUtils._ 10a81bbc0aSZhangZifeiimport utils.{XSPerfAccumulate, XSPerfHistogram} 11730cfbc0SXuan Huimport xiangshan._ 12730cfbc0SXuan Huimport xiangshan.backend.BackendParams 1339c59369SXuan Huimport xiangshan.backend.Bundles._ 14f4dcd9fcSsinsanctionimport xiangshan.backend.decode.ImmUnion 15730cfbc0SXuan Huimport xiangshan.backend.datapath.DataConfig._ 16730cfbc0SXuan Huimport xiangshan.backend.datapath.RdConfig._ 1760f0c5aeSxiaofeibaoimport xiangshan.backend.issue.{ImmExtractor, IntScheduler, MemScheduler, VfScheduler, FpScheduler} 18f08a822fSzhanglyGitimport xiangshan.backend.issue.EntryBundles._ 19730cfbc0SXuan Huimport xiangshan.backend.regfile._ 205f80df32Sxiaofeibao-xjtuimport xiangshan.backend.PcToDataPathIO 21a58e75b4Sxiao feibaoimport xiangshan.backend.fu.FuType.is0latency 22730cfbc0SXuan Hu 23730cfbc0SXuan Huclass DataPath(params: BackendParams)(implicit p: Parameters) extends LazyModule { 241ca4a39dSXuan Hu override def shouldBeInlined: Boolean = false 251ca4a39dSXuan Hu 26730cfbc0SXuan Hu private implicit val dpParams: BackendParams = params 27730cfbc0SXuan Hu lazy val module = new DataPathImp(this) 2839c59369SXuan Hu 2939c59369SXuan Hu println(s"[DataPath] Preg Params: ") 3039c59369SXuan Hu println(s"[DataPath] Int R(${params.getRfReadSize(IntData())}), W(${params.getRfWriteSize(IntData())}) ") 3160f0c5aeSxiaofeibao println(s"[DataPath] Fp R(${params.getRfReadSize(FpData())}), W(${params.getRfWriteSize(FpData())}) ") 3239c59369SXuan Hu println(s"[DataPath] Vf R(${params.getRfReadSize(VecData())}), W(${params.getRfWriteSize(VecData())}) ") 33730cfbc0SXuan Hu} 34730cfbc0SXuan Hu 35730cfbc0SXuan Huclass DataPathImp(override val wrapper: DataPath)(implicit p: Parameters, params: BackendParams) 36730cfbc0SXuan Hu extends LazyModuleImp(wrapper) with HasXSParameter { 37730cfbc0SXuan Hu 38730cfbc0SXuan Hu val io = IO(new DataPathIO()) 39730cfbc0SXuan Hu 40730cfbc0SXuan Hu private val (fromIntIQ, toIntIQ, toIntExu) = (io.fromIntIQ, io.toIntIQ, io.toIntExu) 4160f0c5aeSxiaofeibao private val (fromFpIQ, toFpIQ, toFpExu) = (io.fromFpIQ, io.toFpIQ, io.toFpExu) 42730cfbc0SXuan Hu private val (fromMemIQ, toMemIQ, toMemExu) = (io.fromMemIQ, io.toMemIQ, io.toMemExu) 4360f0c5aeSxiaofeibao private val (fromVfIQ , toVfIQ , toVfExu ) = (io.fromVfIQ , io.toVfIQ , io.toVecExu) 44730cfbc0SXuan Hu 4560f0c5aeSxiaofeibao println(s"[DataPath] IntIQ(${fromIntIQ.size}), MemIQ(${fromFpIQ.size}), MemIQ(${fromMemIQ.size})") 4660f0c5aeSxiaofeibao println(s"[DataPath] IntExu(${fromIntIQ.map(_.size).sum}), FpExu(${fromFpIQ.map(_.size).sum}), MemExu(${fromMemIQ.map(_.size).sum})") 47730cfbc0SXuan Hu 48730cfbc0SXuan Hu // just refences for convience 4960f0c5aeSxiaofeibao private val fromIQ: Seq[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] = (fromIntIQ ++ fromFpIQ ++ fromVfIQ ++ fromMemIQ).toSeq 50730cfbc0SXuan Hu 5160f0c5aeSxiaofeibao private val toIQs = toIntIQ ++ toFpIQ ++ toVfIQ ++ toMemIQ 52730cfbc0SXuan Hu 5360f0c5aeSxiaofeibao private val toExu: Seq[MixedVec[DecoupledIO[ExuInput]]] = (toIntExu ++ toFpExu ++ toVfExu ++ toMemExu).toSeq 54730cfbc0SXuan Hu 5583ba63b3SXuan Hu private val fromFlattenIQ: Seq[DecoupledIO[IssueQueueIssueBundle]] = fromIQ.flatten 5610fe9778SXuan Hu 5710fe9778SXuan Hu private val toFlattenExu: Seq[DecoupledIO[ExuInput]] = toExu.flatten 5810fe9778SXuan Hu 5939c59369SXuan Hu private val intWbBusyArbiter = Module(new IntRFWBCollideChecker(backendParams)) 6060f0c5aeSxiaofeibao private val fpWbBusyArbiter = Module(new FpRFWBCollideChecker(backendParams)) 6139c59369SXuan Hu private val vfWbBusyArbiter = Module(new VfRFWBCollideChecker(backendParams)) 6239c59369SXuan Hu private val intRFReadArbiter = Module(new IntRFReadArbiter(backendParams)) 6360f0c5aeSxiaofeibao private val fpRFReadArbiter = Module(new FpRFReadArbiter(backendParams)) 6439c59369SXuan Hu private val vfRFReadArbiter = Module(new VfRFReadArbiter(backendParams)) 65730cfbc0SXuan Hu 6683ba63b3SXuan Hu private val og0FailedVec2: MixedVec[Vec[Bool]] = Wire(MixedVec(fromIQ.map(x => Vec(x.size, Bool())).toSeq)) 6783ba63b3SXuan Hu private val og1FailedVec2: MixedVec[Vec[Bool]] = Wire(MixedVec(fromIQ.map(x => Vec(x.size, Bool())).toSeq)) 68c0be7f33SXuan Hu 6939c59369SXuan Hu // port -> win 7083ba63b3SXuan Hu private val intRdArbWinner: Seq2[MixedVec[Bool]] = intRFReadArbiter.io.in.map(_.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq).toSeq 7160f0c5aeSxiaofeibao private val fpRdArbWinner: Seq2[MixedVec[Bool]] = fpRFReadArbiter.io.in.map(_.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq).toSeq 7283ba63b3SXuan Hu private val vfRdArbWinner: Seq2[MixedVec[Bool]] = vfRFReadArbiter.io.in.map(_.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq).toSeq 7383ba63b3SXuan Hu private val intWbNotBlock: Seq[MixedVec[Bool]] = intWbBusyArbiter.io.in.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq 7483ba63b3SXuan Hu private val vfWbNotBlock: Seq[MixedVec[Bool]] = vfWbBusyArbiter.io.in.map(x => MixedVecInit(x.map(_.ready).toSeq)).toSeq 75730cfbc0SXuan Hu 7639c59369SXuan Hu private val intRdNotBlock: Seq2[Bool] = intRdArbWinner.map(_.map(_.asUInt.andR)) 7760f0c5aeSxiaofeibao private val fpRdNotBlock: Seq2[Bool] = fpRdArbWinner.map(_.map(_.asUInt.andR)) 7839c59369SXuan Hu private val vfRdNotBlock: Seq2[Bool] = vfRdArbWinner.map(_.map(_.asUInt.andR)) 79730cfbc0SXuan Hu 8083ba63b3SXuan Hu private val intRFReadReq: Seq3[ValidIO[RfReadPortWithConfig]] = fromIQ.map(x => x.map(xx => xx.bits.getIntRfReadValidBundle(xx.valid)).toSeq).toSeq 8160f0c5aeSxiaofeibao private val fpRFReadReq: Seq3[ValidIO[RfReadPortWithConfig]] = fromIQ.map(x => x.map(xx => xx.bits.getFpRfReadValidBundle(xx.valid)).toSeq).toSeq 82ed40f96eSsinsanction private val vfRFReadReq: Seq3[ValidIO[RfReadPortWithConfig]] = fromIQ.map(x => x.map(xx => xx.bits.getVfRfReadValidBundle(xx.valid)).toSeq).toSeq 83ed40f96eSsinsanction private val allDataSources: Seq[Seq[Vec[DataSource]]] = fromIQ.map(x => x.map(xx => xx.bits.common.dataSources).toSeq) 84ed40f96eSsinsanction private val allNumRegSrcs: Seq[Seq[Int]] = fromIQ.map(x => x.map(xx => xx.bits.exuParams.numRegSrc).toSeq) 85b6b11f60SXuan Hu 8639c59369SXuan Hu intRFReadArbiter.io.in.zip(intRFReadReq).zipWithIndex.foreach { case ((arbInSeq2, inRFReadReqSeq2), iqIdx) => 8739c59369SXuan Hu arbInSeq2.zip(inRFReadReqSeq2).zipWithIndex.foreach { case ((arbInSeq, inRFReadReqSeq), exuIdx) => 8839c59369SXuan Hu val srcIndices: Seq[Int] = fromIQ(iqIdx)(exuIdx).bits.exuParams.getRfReadSrcIdx(IntData()) 8939c59369SXuan Hu for (srcIdx <- 0 until fromIQ(iqIdx)(exuIdx).bits.exuParams.numRegSrc) { 9039c59369SXuan Hu if (srcIndices.contains(srcIdx) && inRFReadReqSeq.isDefinedAt(srcIdx)) { 91ed40f96eSsinsanction arbInSeq(srcIdx).valid := inRFReadReqSeq(srcIdx).valid && allDataSources(iqIdx)(exuIdx)(srcIdx).readReg 9239c59369SXuan Hu arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr 93ed40f96eSsinsanction// if (allNumRegSrcs(iqIdx)(exuIdx) == 2) { 94ed40f96eSsinsanction// val src0Req = inRFReadReqSeq(0).valid && allDataSources(iqIdx)(exuIdx)(0).readReg 95ed40f96eSsinsanction// val src1Req = inRFReadReqSeq(1).valid && allDataSources(iqIdx)(exuIdx)(1).readReg 9698ad9267Sxiao feibao// if (srcIdx == 0) { 9798ad9267Sxiao feibao// arbInSeq(srcIdx).valid := src0Req || src1Req 9898ad9267Sxiao feibao// arbInSeq(srcIdx).bits.addr := Mux(src1Req && !src0Req, inRFReadReqSeq(1).bits.addr,inRFReadReqSeq(0).bits.addr) 9998ad9267Sxiao feibao// } else { 10098ad9267Sxiao feibao// arbInSeq(srcIdx).valid := src0Req && src1Req 10198ad9267Sxiao feibao// arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr 10298ad9267Sxiao feibao// } 10398ad9267Sxiao feibao// } else { 104ed40f96eSsinsanction// arbInSeq(srcIdx).valid := inRFReadReqSeq(srcIdx).valid && allDataSources(iqIdx)(exuIdx)(srcIdx).readReg 10598ad9267Sxiao feibao// arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr 10698ad9267Sxiao feibao// } 10739c59369SXuan Hu } else { 10839c59369SXuan Hu arbInSeq(srcIdx).valid := false.B 10939c59369SXuan Hu arbInSeq(srcIdx).bits.addr := 0.U 1103fd20becSczw } 11139c59369SXuan Hu } 11239c59369SXuan Hu } 11339c59369SXuan Hu } 11460f0c5aeSxiaofeibao fpRFReadArbiter.io.in.zip(fpRFReadReq).zipWithIndex.foreach { case ((arbInSeq2, inRFReadReqSeq2), iqIdx) => 11560f0c5aeSxiaofeibao arbInSeq2.zip(inRFReadReqSeq2).zipWithIndex.foreach { case ((arbInSeq, inRFReadReqSeq), exuIdx) => 11660f0c5aeSxiaofeibao val srcIndices: Seq[Int] = FpRegSrcDataSet.flatMap(data => fromIQ(iqIdx)(exuIdx).bits.exuParams.getRfReadSrcIdx(data)).toSeq.sorted 11760f0c5aeSxiaofeibao for (srcIdx <- 0 until fromIQ(iqIdx)(exuIdx).bits.exuParams.numRegSrc) { 11860f0c5aeSxiaofeibao if (srcIndices.contains(srcIdx) && inRFReadReqSeq.isDefinedAt(srcIdx)) { 11960f0c5aeSxiaofeibao arbInSeq(srcIdx).valid := inRFReadReqSeq(srcIdx).valid && allDataSources(iqIdx)(exuIdx)(srcIdx).readReg 12060f0c5aeSxiaofeibao arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr 12160f0c5aeSxiaofeibao } else { 12260f0c5aeSxiaofeibao arbInSeq(srcIdx).valid := false.B 12360f0c5aeSxiaofeibao arbInSeq(srcIdx).bits.addr := 0.U 12460f0c5aeSxiaofeibao } 12560f0c5aeSxiaofeibao } 12660f0c5aeSxiaofeibao } 12760f0c5aeSxiaofeibao } 1282e0a7dc5Sfdy 12939c59369SXuan Hu vfRFReadArbiter.io.in.zip(vfRFReadReq).zipWithIndex.foreach { case ((arbInSeq2, inRFReadReqSeq2), iqIdx) => 13039c59369SXuan Hu arbInSeq2.zip(inRFReadReqSeq2).zipWithIndex.foreach { case ((arbInSeq, inRFReadReqSeq), exuIdx) => 13139c59369SXuan Hu val srcIndices: Seq[Int] = VfRegSrcDataSet.flatMap(data => fromIQ(iqIdx)(exuIdx).bits.exuParams.getRfReadSrcIdx(data)).toSeq.sorted 13239c59369SXuan Hu for (srcIdx <- 0 until fromIQ(iqIdx)(exuIdx).bits.exuParams.numRegSrc) { 13339c59369SXuan Hu if (srcIndices.contains(srcIdx) && inRFReadReqSeq.isDefinedAt(srcIdx)) { 134ed40f96eSsinsanction arbInSeq(srcIdx).valid := inRFReadReqSeq(srcIdx).valid && allDataSources(iqIdx)(exuIdx)(srcIdx).readReg 13539c59369SXuan Hu arbInSeq(srcIdx).bits.addr := inRFReadReqSeq(srcIdx).bits.addr 13639c59369SXuan Hu } else { 13739c59369SXuan Hu arbInSeq(srcIdx).valid := false.B 13839c59369SXuan Hu arbInSeq(srcIdx).bits.addr := 0.U 139730cfbc0SXuan Hu } 140730cfbc0SXuan Hu } 14139c59369SXuan Hu } 14239c59369SXuan Hu } 14339c59369SXuan Hu 14483ba63b3SXuan Hu private val intRFWriteReq: Seq2[Bool] = fromIQ.map(x => x.map(xx => xx.valid && xx.bits.common.rfWen.getOrElse(false.B)).toSeq).toSeq 14560f0c5aeSxiaofeibao private val fpRFWriteReq: Seq2[Bool] = fromIQ.map(x => x.map(xx => xx.valid && xx.bits.common.getFpWen.getOrElse(false.B)).toSeq).toSeq 14683ba63b3SXuan Hu private val vfRFWriteReq: Seq2[Bool] = fromIQ.map(x => x.map(xx => xx.valid && xx.bits.common.getVfWen.getOrElse(false.B)).toSeq).toSeq 14739c59369SXuan Hu 14839c59369SXuan Hu intWbBusyArbiter.io.in.zip(intRFWriteReq).foreach { case (arbInSeq, inRFWriteReqSeq) => 14939c59369SXuan Hu arbInSeq.zip(inRFWriteReqSeq).foreach { case (arbIn, inRFWriteReq) => 15039c59369SXuan Hu arbIn.valid := inRFWriteReq 15139c59369SXuan Hu } 15239c59369SXuan Hu } 15339c59369SXuan Hu 15460f0c5aeSxiaofeibao fpWbBusyArbiter.io.in.zip(fpRFWriteReq).foreach { case (arbInSeq, inRFWriteReqSeq) => 15560f0c5aeSxiaofeibao arbInSeq.zip(inRFWriteReqSeq).foreach { case (arbIn, inRFWriteReq) => 15660f0c5aeSxiaofeibao arbIn.valid := inRFWriteReq 15760f0c5aeSxiaofeibao } 15860f0c5aeSxiaofeibao } 15960f0c5aeSxiaofeibao 16039c59369SXuan Hu vfWbBusyArbiter.io.in.zip(vfRFWriteReq).foreach { case (arbInSeq, inRFWriteReqSeq) => 16139c59369SXuan Hu arbInSeq.zip(inRFWriteReqSeq).foreach { case (arbIn, inRFWriteReq) => 16239c59369SXuan Hu arbIn.valid := inRFWriteReq 16339c59369SXuan Hu } 16439c59369SXuan Hu } 165730cfbc0SXuan Hu 166730cfbc0SXuan Hu private val intSchdParams = params.schdParams(IntScheduler()) 16760f0c5aeSxiaofeibao private val fpSchdParams = params.schdParams(FpScheduler()) 168730cfbc0SXuan Hu private val vfSchdParams = params.schdParams(VfScheduler()) 169730cfbc0SXuan Hu private val memSchdParams = params.schdParams(MemScheduler()) 170730cfbc0SXuan Hu 171730cfbc0SXuan Hu private val numIntRfReadByExu = intSchdParams.numIntRfReadByExu + memSchdParams.numIntRfReadByExu 17260f0c5aeSxiaofeibao private val numFpRfReadByExu = fpSchdParams.numFpRfReadByExu + memSchdParams.numFpRfReadByExu 173730cfbc0SXuan Hu private val numVfRfReadByExu = vfSchdParams.numVfRfReadByExu + memSchdParams.numVfRfReadByExu 174730cfbc0SXuan Hu // Todo: limit read port 175730cfbc0SXuan Hu private val numIntR = numIntRfReadByExu 17660f0c5aeSxiaofeibao private val numFpR = numFpRfReadByExu 177730cfbc0SXuan Hu private val numVfR = numVfRfReadByExu 17860f0c5aeSxiaofeibao println(s"[DataPath] RegFile read req needed by Exu: Int(${numIntRfReadByExu}), Fp(${numFpRfReadByExu}), Vf(${numVfRfReadByExu})") 17960f0c5aeSxiaofeibao println(s"[DataPath] RegFile read port: Int(${numIntR}), Fp(${numFpR}), Vf(${numVfR})") 180730cfbc0SXuan Hu 181730cfbc0SXuan Hu private val schdParams = params.allSchdParams 182730cfbc0SXuan Hu 183ce95ff3aSsinsanction private val pcReadValid = Wire(chiselTypeOf(io.fromPcTargetMem.fromDataPathValid)) 184ce95ff3aSsinsanction private val pcReadFtqPtr = Wire(chiselTypeOf(io.fromPcTargetMem.fromDataPathFtqPtr)) 185ce95ff3aSsinsanction private val pcReadFtqOffset = Wire(chiselTypeOf(io.fromPcTargetMem.fromDataPathFtqOffset)) 186ce95ff3aSsinsanction private val targetPCRdata = io.fromPcTargetMem.toDataPathTargetPC 187ce95ff3aSsinsanction private val pcRdata = io.fromPcTargetMem.toDataPathPC 18839c59369SXuan Hu private val intRfRaddr = Wire(Vec(params.numPregRd(IntData()), UInt(intSchdParams.pregIdxWidth.W))) 18939c59369SXuan Hu private val intRfRdata = Wire(Vec(params.numPregRd(IntData()), UInt(intSchdParams.rfDataWidth.W))) 190730cfbc0SXuan Hu private val intRfWen = Wire(Vec(io.fromIntWb.length, Bool())) 191730cfbc0SXuan Hu private val intRfWaddr = Wire(Vec(io.fromIntWb.length, UInt(intSchdParams.pregIdxWidth.W))) 192730cfbc0SXuan Hu private val intRfWdata = Wire(Vec(io.fromIntWb.length, UInt(intSchdParams.rfDataWidth.W))) 193730cfbc0SXuan Hu 19460f0c5aeSxiaofeibao private val fpRfRaddr = Wire(Vec(params.numPregRd(FpData()), UInt(fpSchdParams.pregIdxWidth.W))) 19560f0c5aeSxiaofeibao private val fpRfRdata = Wire(Vec(params.numPregRd(FpData()), UInt(fpSchdParams.rfDataWidth.W))) 19660f0c5aeSxiaofeibao private val fpRfWen = Wire(Vec(io.fromFpWb.length, Bool())) 19760f0c5aeSxiaofeibao private val fpRfWaddr = Wire(Vec(io.fromFpWb.length, UInt(fpSchdParams.pregIdxWidth.W))) 19860f0c5aeSxiaofeibao private val fpRfWdata = Wire(Vec(io.fromFpWb.length, UInt(fpSchdParams.rfDataWidth.W))) 19960f0c5aeSxiaofeibao 200730cfbc0SXuan Hu private val vfRfSplitNum = VLEN / XLEN 20139c59369SXuan Hu private val vfRfRaddr = Wire(Vec(params.numPregRd(VecData()), UInt(vfSchdParams.pregIdxWidth.W))) 20239c59369SXuan Hu private val vfRfRdata = Wire(Vec(params.numPregRd(VecData()), UInt(vfSchdParams.rfDataWidth.W))) 203730cfbc0SXuan Hu private val vfRfWen = Wire(Vec(vfRfSplitNum, Vec(io.fromVfWb.length, Bool()))) 204730cfbc0SXuan Hu private val vfRfWaddr = Wire(Vec(io.fromVfWb.length, UInt(vfSchdParams.pregIdxWidth.W))) 205730cfbc0SXuan Hu private val vfRfWdata = Wire(Vec(io.fromVfWb.length, UInt(vfSchdParams.rfDataWidth.W))) 206730cfbc0SXuan Hu 2075f80df32Sxiaofeibao-xjtu val pcReadFtqPtrFormIQ = fromIntIQ.flatten.filter(x => x.bits.exuParams.needPc) 2085f80df32Sxiaofeibao-xjtu assert(pcReadFtqPtrFormIQ.size == pcReadFtqPtr.size, s"pcReadFtqPtrFormIQ.size ${pcReadFtqPtrFormIQ.size} not equal pcReadFtqPtr.size ${pcReadFtqPtr.size}") 209ce95ff3aSsinsanction pcReadValid.zip(pcReadFtqPtrFormIQ.map(_.valid)).map(x => x._1 := x._2) 2105f80df32Sxiaofeibao-xjtu pcReadFtqPtr.zip(pcReadFtqPtrFormIQ.map(_.bits.common.ftqIdx.get)).map(x => x._1 := x._2) 2115f80df32Sxiaofeibao-xjtu pcReadFtqOffset.zip(pcReadFtqPtrFormIQ.map(_.bits.common.ftqOffset.get)).map(x => x._1 := x._2) 212ce95ff3aSsinsanction io.fromPcTargetMem.fromDataPathValid := pcReadValid 213ce95ff3aSsinsanction io.fromPcTargetMem.fromDataPathFtqPtr := pcReadFtqPtr 214ce95ff3aSsinsanction io.fromPcTargetMem.fromDataPathFtqOffset := pcReadFtqOffset 21581535d7bSsinsanction 216730cfbc0SXuan Hu private val intDebugRead: Option[(Vec[UInt], Vec[UInt])] = 217730cfbc0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 218730cfbc0SXuan Hu Some(Wire(Vec(32, UInt(intSchdParams.pregIdxWidth.W))), Wire(Vec(32, UInt(XLEN.W)))) 219730cfbc0SXuan Hu } else { None } 22060f0c5aeSxiaofeibao private val fpDebugRead: Option[(Vec[UInt], Vec[UInt])] = 22160f0c5aeSxiaofeibao if (env.AlwaysBasicDiff || env.EnableDifftest) { 22260f0c5aeSxiaofeibao Some(Wire(Vec(32, UInt(fpSchdParams.pregIdxWidth.W))), Wire(Vec(32, UInt(XLEN.W)))) 22360f0c5aeSxiaofeibao } else { None } 224730cfbc0SXuan Hu private val vfDebugRead: Option[(Vec[UInt], Vec[UInt])] = 225730cfbc0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 226*4f3e7e73SZiyue Zhang Some(Wire(Vec(32 + 1, UInt(vfSchdParams.pregIdxWidth.W))), Wire(Vec(32 + 1, UInt(VLEN.W)))) 227730cfbc0SXuan Hu } else { None } 228730cfbc0SXuan Hu 229730cfbc0SXuan Hu private val fpDebugReadData: Option[Vec[UInt]] = 230730cfbc0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 231730cfbc0SXuan Hu Some(Wire(Vec(32, UInt(XLEN.W)))) 232730cfbc0SXuan Hu } else { None } 233730cfbc0SXuan Hu private val vecDebugReadData: Option[Vec[UInt]] = 234730cfbc0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 235730cfbc0SXuan Hu Some(Wire(Vec(64, UInt(64.W)))) // v0 = Cat(Vec(1), Vec(0)) 236730cfbc0SXuan Hu } else { None } 237e2e5f6b0SXuan Hu private val vconfigDebugReadData: Option[UInt] = 238e2e5f6b0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 239e2e5f6b0SXuan Hu Some(Wire(UInt(64.W))) 240e2e5f6b0SXuan Hu } else { None } 241e2e5f6b0SXuan Hu 242730cfbc0SXuan Hu 243*4f3e7e73SZiyue Zhang fpDebugReadData.foreach(_ := fpDebugRead 244730cfbc0SXuan Hu .get._2 245730cfbc0SXuan Hu .slice(0, 32) 246730cfbc0SXuan Hu .map(_(63, 0)) 247730cfbc0SXuan Hu ) // fp only used [63, 0] 248730cfbc0SXuan Hu vecDebugReadData.foreach(_ := vfDebugRead 249730cfbc0SXuan Hu .get._2 250*4f3e7e73SZiyue Zhang .slice(0, 32) 251730cfbc0SXuan Hu .map(x => Seq(x(63, 0), x(127, 64))).flatten 252730cfbc0SXuan Hu ) 253e2e5f6b0SXuan Hu vconfigDebugReadData.foreach(_ := vfDebugRead 254*4f3e7e73SZiyue Zhang .get._2(32)(63, 0) 255e2e5f6b0SXuan Hu ) 256730cfbc0SXuan Hu 257b7d9e8d5Sxiaofeibao-xjtu io.debugVconfig.foreach(_ := vconfigDebugReadData.get) 258a8db15d8Sfdy 259730cfbc0SXuan Hu IntRegFile("IntRegFile", intSchdParams.numPregs, intRfRaddr, intRfRdata, intRfWen, intRfWaddr, intRfWdata, 2608c34909eSxiao feibao bankNum = 4, 261730cfbc0SXuan Hu debugReadAddr = intDebugRead.map(_._1), 262730cfbc0SXuan Hu debugReadData = intDebugRead.map(_._2)) 26360f0c5aeSxiaofeibao FpRegFile("FpRegFile", fpSchdParams.numPregs, fpRfRaddr, fpRfRdata, fpRfWen, fpRfWaddr, fpRfWdata, 26460f0c5aeSxiaofeibao bankNum = 1, 26560f0c5aeSxiaofeibao debugReadAddr = fpDebugRead.map(_._1), 26660f0c5aeSxiaofeibao debugReadData = fpDebugRead.map(_._2)) 267730cfbc0SXuan Hu VfRegFile("VfRegFile", vfSchdParams.numPregs, vfRfSplitNum, vfRfRaddr, vfRfRdata, vfRfWen, vfRfWaddr, vfRfWdata, 268730cfbc0SXuan Hu debugReadAddr = vfDebugRead.map(_._1), 269730cfbc0SXuan Hu debugReadData = vfDebugRead.map(_._2)) 270730cfbc0SXuan Hu 27183ba63b3SXuan Hu intRfWaddr := io.fromIntWb.map(_.addr).toSeq 27283ba63b3SXuan Hu intRfWdata := io.fromIntWb.map(_.data).toSeq 27383ba63b3SXuan Hu intRfWen := io.fromIntWb.map(_.wen).toSeq 274730cfbc0SXuan Hu 27539c59369SXuan Hu for (portIdx <- intRfRaddr.indices) { 27639c59369SXuan Hu if (intRFReadArbiter.io.out.isDefinedAt(portIdx)) 27739c59369SXuan Hu intRfRaddr(portIdx) := intRFReadArbiter.io.out(portIdx).bits.addr 27839c59369SXuan Hu else 27939c59369SXuan Hu intRfRaddr(portIdx) := 0.U 28039c59369SXuan Hu } 281730cfbc0SXuan Hu 28260f0c5aeSxiaofeibao fpRfWaddr := io.fromFpWb.map(_.addr).toSeq 28360f0c5aeSxiaofeibao fpRfWdata := io.fromFpWb.map(_.data).toSeq 28460f0c5aeSxiaofeibao fpRfWen := io.fromFpWb.map(_.wen).toSeq 28560f0c5aeSxiaofeibao 28660f0c5aeSxiaofeibao for (portIdx <- fpRfRaddr.indices) { 28760f0c5aeSxiaofeibao if (fpRFReadArbiter.io.out.isDefinedAt(portIdx)) 28860f0c5aeSxiaofeibao fpRfRaddr(portIdx) := fpRFReadArbiter.io.out(portIdx).bits.addr 28960f0c5aeSxiaofeibao else 29060f0c5aeSxiaofeibao fpRfRaddr(portIdx) := 0.U 29160f0c5aeSxiaofeibao } 29260f0c5aeSxiaofeibao 2934fa640e4Ssinsanction vfRfWaddr := io.fromVfWb.map(x => RegEnable(x.addr, x.wen)).toSeq 2944fa640e4Ssinsanction vfRfWdata := io.fromVfWb.map(x => RegEnable(x.data, x.wen)).toSeq 2954fa640e4Ssinsanction vfRfWen.foreach(_.zip(io.fromVfWb.map(x => RegNext(x.wen))).foreach { case (wenSink, wenSource) => wenSink := wenSource } )// Todo: support fp multi-write 296730cfbc0SXuan Hu 29739c59369SXuan Hu for (portIdx <- vfRfRaddr.indices) { 29839c59369SXuan Hu if (vfRFReadArbiter.io.out.isDefinedAt(portIdx)) 29939c59369SXuan Hu vfRfRaddr(portIdx) := vfRFReadArbiter.io.out(portIdx).bits.addr 30039c59369SXuan Hu else 30139c59369SXuan Hu vfRfRaddr(portIdx) := 0.U 30239c59369SXuan Hu } 30339c59369SXuan Hu 304730cfbc0SXuan Hu 305730cfbc0SXuan Hu intDebugRead.foreach { case (addr, _) => 306b7d9e8d5Sxiaofeibao-xjtu addr := io.debugIntRat.get 307730cfbc0SXuan Hu } 308730cfbc0SXuan Hu 309*4f3e7e73SZiyue Zhang fpDebugRead.foreach { case (addr, _) => 310*4f3e7e73SZiyue Zhang addr := io.debugFpRat.get 311*4f3e7e73SZiyue Zhang } 312*4f3e7e73SZiyue Zhang 313730cfbc0SXuan Hu vfDebugRead.foreach { case (addr, _) => 314*4f3e7e73SZiyue Zhang addr := io.debugVecRat.get :+ io.debugVconfigRat.get 315730cfbc0SXuan Hu } 316730cfbc0SXuan Hu println(s"[DataPath] " + 317730cfbc0SXuan Hu s"has intDebugRead: ${intDebugRead.nonEmpty}, " + 318730cfbc0SXuan Hu s"has vfDebugRead: ${vfDebugRead.nonEmpty}") 319730cfbc0SXuan Hu 320730cfbc0SXuan Hu val s1_addrOHs = Reg(MixedVec( 32183ba63b3SXuan Hu fromIQ.map(x => MixedVec(x.map(_.bits.addrOH.cloneType).toSeq)).toSeq 322730cfbc0SXuan Hu )) 323730cfbc0SXuan Hu val s1_toExuValid: MixedVec[MixedVec[Bool]] = Reg(MixedVec( 32483ba63b3SXuan Hu toExu.map(x => MixedVec(x.map(_.valid.cloneType).toSeq)).toSeq 325730cfbc0SXuan Hu )) 32683ba63b3SXuan Hu val s1_toExuData: MixedVec[MixedVec[ExuInput]] = Reg(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.cloneType).toSeq)).toSeq)) 32766f72636Sxiaofeibao-xjtu val s1_immInfo = Reg(MixedVec(toExu.map(x => MixedVec(x.map(x => new ImmInfo).toSeq)).toSeq)) 3283e7f92e5SsinceforYy s1_immInfo.zip(fromIQ).map { case (s1Vec, s0Vec) => 32966f72636Sxiaofeibao-xjtu s1Vec.zip(s0Vec).map { case (s1, s0) => 33041dbbdfdSsinceforYy s1.imm := Mux(s0.valid, s0.bits.common.imm, s1.imm) 33141dbbdfdSsinceforYy s1.immType := Mux(s0.valid, s0.bits.immType, s1.immType) 33266f72636Sxiaofeibao-xjtu } 33366f72636Sxiaofeibao-xjtu } 334712a039eSxiaofeibao-xjtu io.og1ImmInfo.zip(s1_immInfo.flatten).map{ case(out, reg) => 335712a039eSxiaofeibao-xjtu out := reg 336712a039eSxiaofeibao-xjtu } 3375f80df32Sxiaofeibao-xjtu val s1_toExuReady = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.ready.cloneType).toSeq)))) 3385f80df32Sxiaofeibao-xjtu val s1_srcType: MixedVec[MixedVec[Vec[UInt]]] = MixedVecInit(fromIQ.map(x => MixedVecInit(x.map(xx => RegEnable(xx.bits.srcType, xx.fire)).toSeq))) 339730cfbc0SXuan Hu 3405f80df32Sxiaofeibao-xjtu val s1_intPregRData: MixedVec[MixedVec[Vec[UInt]]] = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.src.cloneType).toSeq)))) 3415f80df32Sxiaofeibao-xjtu val s1_vfPregRData: MixedVec[MixedVec[Vec[UInt]]] = Wire(MixedVec(toExu.map(x => MixedVec(x.map(_.bits.src.cloneType).toSeq)))) 342730cfbc0SXuan Hu 343730cfbc0SXuan Hu val rfrPortConfigs = schdParams.map(_.issueBlockParams).flatten.map(_.exuBlockParams.map(_.rfrPortConfigs)) 344730cfbc0SXuan Hu 345730cfbc0SXuan Hu println(s"[DataPath] s1_intPregRData.flatten.flatten.size: ${s1_intPregRData.flatten.flatten.size}, intRfRdata.size: ${intRfRdata.size}") 346730cfbc0SXuan Hu s1_intPregRData.foreach(_.foreach(_.foreach(_ := 0.U))) 347730cfbc0SXuan Hu s1_intPregRData.zip(rfrPortConfigs).foreach { case (iqRdata, iqCfg) => 348730cfbc0SXuan Hu iqRdata.zip(iqCfg).foreach { case (iuRdata, iuCfg) => 349730cfbc0SXuan Hu val realIuCfg = iuCfg.map(x => if(x.size > 1) x.filter(_.isInstanceOf[IntRD]) else x).flatten 35060f0c5aeSxiaofeibao assert(iuRdata.size == realIuCfg.size, s"iuRdata.size(${iuRdata.size}) != realIuCfg.size(${realIuCfg.size})") 351730cfbc0SXuan Hu iuRdata.zip(realIuCfg) 352730cfbc0SXuan Hu .filter { case (_, rfrPortConfig) => rfrPortConfig.isInstanceOf[IntRD] } 353730cfbc0SXuan Hu .foreach { case (sink, cfg) => sink := intRfRdata(cfg.port) } 354730cfbc0SXuan Hu } 355730cfbc0SXuan Hu } 356730cfbc0SXuan Hu 357730cfbc0SXuan Hu println(s"[DataPath] s1_vfPregRData.flatten.flatten.size: ${s1_vfPregRData.flatten.flatten.size}, vfRfRdata.size: ${vfRfRdata.size}") 358730cfbc0SXuan Hu s1_vfPregRData.foreach(_.foreach(_.foreach(_ := 0.U))) 359730cfbc0SXuan Hu s1_vfPregRData.zip(rfrPortConfigs).foreach{ case(iqRdata, iqCfg) => 360730cfbc0SXuan Hu iqRdata.zip(iqCfg).foreach{ case(iuRdata, iuCfg) => 361730cfbc0SXuan Hu val realIuCfg = iuCfg.map(x => if(x.size > 1) x.filter(_.isInstanceOf[VfRD]) else x).flatten 362730cfbc0SXuan Hu assert(iuRdata.size == realIuCfg.size, "iuRdata.size != realIuCfg.size") 363730cfbc0SXuan Hu iuRdata.zip(realIuCfg) 364730cfbc0SXuan Hu .filter { case (_, rfrPortConfig) => rfrPortConfig.isInstanceOf[VfRD] } 365730cfbc0SXuan Hu .foreach { case (sink, cfg) => sink := vfRfRdata(cfg.port) } 366730cfbc0SXuan Hu } 367730cfbc0SXuan Hu } 368730cfbc0SXuan Hu 369a58e75b4Sxiao feibao val og0_cancel_no_load = VecInit(og0FailedVec2.flatten.zip(params.allExuParams).filter(!_._2.hasLoadFu).map(_._1).toSeq) 370a58e75b4Sxiao feibao val exuParamsNoLoad = fromIQ.flatten.zip(params.allExuParams).filter(!_._2.hasLoadFu) 371a58e75b4Sxiao feibao val is_0latency = Wire(Vec(og0_cancel_no_load.size, Bool())) 372a58e75b4Sxiao feibao is_0latency := exuParamsNoLoad.map(x => is0latency(x._1.bits.common.fuType)) 373a58e75b4Sxiao feibao val og0_cancel_delay = RegNext(VecInit(og0_cancel_no_load.zip(is_0latency).map(x => x._1 && x._2))) 374a58e75b4Sxiao feibao val isVfScheduler = VecInit(exuParamsNoLoad.map(x => x._2.schdType.isInstanceOf[VfScheduler].B)) 375a58e75b4Sxiao feibao val og0_cancel_delay_for_mem = VecInit(og0_cancel_delay.zip(isVfScheduler).map(x => x._1 && !x._2)) 376730cfbc0SXuan Hu for (i <- fromIQ.indices) { 377730cfbc0SXuan Hu for (j <- fromIQ(i).indices) { 378730cfbc0SXuan Hu // IQ(s0) --[Ctrl]--> s1Reg ---------- begin 379730cfbc0SXuan Hu // refs 380730cfbc0SXuan Hu val s1_valid = s1_toExuValid(i)(j) 381730cfbc0SXuan Hu val s1_ready = s1_toExuReady(i)(j) 382730cfbc0SXuan Hu val s1_data = s1_toExuData(i)(j) 383730cfbc0SXuan Hu val s1_addrOH = s1_addrOHs(i)(j) 384730cfbc0SXuan Hu val s0 = fromIQ(i)(j) // s0 385c4fc226aSxiaofeibao-xjtu 386c4fc226aSxiaofeibao-xjtu val srcNotBlock = Wire(Bool()) 387c4fc226aSxiaofeibao-xjtu srcNotBlock := s0.bits.common.dataSources.zip(intRdArbWinner(i)(j) zip vfRdArbWinner(i)(j)).map { case (source, win) => 38849d97b43SXuan Hu !source.readReg || win._1 && win._2 389670870b3SXuan Hu }.fold(true.B)(_ && _) 39098ad9267Sxiao feibao// if (fromIQ(i)(j).bits.exuParams.schdType.isInstanceOf[IntScheduler] && (fromIQ(i)(j).bits.exuParams.numRegSrc == 2)) { 39198ad9267Sxiao feibao// val src0VfBlock = s0.bits.common.dataSources(0).readReg && !vfRdArbWinner(i)(j)(0) 39298ad9267Sxiao feibao// val src1VfBlock = s0.bits.common.dataSources(1).readReg && !vfRdArbWinner(i)(j)(1) 39398ad9267Sxiao feibao// val src1IntBlock = s0.bits.common.dataSources(0).readReg && s0.bits.common.dataSources(1).readReg && !intRdArbWinner(i)(j)(1) 39498ad9267Sxiao feibao// val src0IntBlock = (s0.bits.common.dataSources(0).readReg || s0.bits.common.dataSources(1).readReg) && !intRdArbWinner(i)(j)(0) 39598ad9267Sxiao feibao// srcNotBlock := !src0VfBlock && !src1VfBlock && !src1IntBlock && !src0IntBlock 39698ad9267Sxiao feibao// } 39749d97b43SXuan Hu val notBlock = srcNotBlock && intWbNotBlock(i)(j) && vfWbNotBlock(i)(j) 398730cfbc0SXuan Hu val s1_flush = s0.bits.common.robIdx.needFlush(Seq(io.flush, RegNextWithEnable(io.flush))) 399c0be7f33SXuan Hu val s1_cancel = og1FailedVec2(i)(j) 400e5feb625Sxiaofeibao-xjtu val s0_cancel = Wire(Bool()) 401a58e75b4Sxiao feibao val og0_cancel_delay_need = if (s0.bits.exuParams.schdType.isInstanceOf[MemScheduler]) og0_cancel_delay_for_mem else og0_cancel_delay 402e5feb625Sxiaofeibao-xjtu if (s0.bits.exuParams.isIQWakeUpSink) { 403e5feb625Sxiaofeibao-xjtu val exuOHNoLoad = s0.bits.common.l1ExuOH.get.map(x => x.asTypeOf(Vec(x.getWidth, Bool())).zip(params.allExuParams).filter(!_._2.hasLoadFu).map(_._1)) 404e5feb625Sxiaofeibao-xjtu s0_cancel := exuOHNoLoad.zip(s0.bits.common.dataSources).map{ 405a58e75b4Sxiao feibao case (exuOH, dataSource) => (VecInit(exuOH).asUInt & og0_cancel_delay_need.asUInt).orR && dataSource.readForward 406e5feb625Sxiaofeibao-xjtu }.reduce(_ || _) && s0.valid 407e5feb625Sxiaofeibao-xjtu } else s0_cancel := false.B 408e5feb625Sxiaofeibao-xjtu val s0_ldCancel = LoadShouldCancel(s0.bits.common.loadDependency, io.ldCancel) 409e5feb625Sxiaofeibao-xjtu when (s0.fire && !s1_flush && notBlock && !s1_cancel && !s0_ldCancel && !s0_cancel) { 410730cfbc0SXuan Hu s1_valid := s0.valid 411730cfbc0SXuan Hu s1_data.fromIssueBundle(s0.bits) // no src data here 41298ad9267Sxiao feibao// if (fromIQ(i)(j).bits.exuParams.schdType.isInstanceOf[IntScheduler] && (fromIQ(i)(j).bits.exuParams.numRegSrc == 2)) { 41398ad9267Sxiao feibao// s1_data.dataSources(1).value := Mux(!s0.bits.common.dataSources(0).readReg && s0.bits.common.dataSources(1).readReg, DataSource.anotherReg, s0.bits.common.dataSources(1).value) 41498ad9267Sxiao feibao// } 415730cfbc0SXuan Hu s1_addrOH := s0.bits.addrOH 416730cfbc0SXuan Hu }.otherwise { 417730cfbc0SXuan Hu s1_valid := false.B 418730cfbc0SXuan Hu } 419e5feb625Sxiaofeibao-xjtu s0.ready := (s1_ready || !s1_valid) && notBlock && !s1_cancel && !s0_ldCancel && !s0_cancel 420730cfbc0SXuan Hu // IQ(s0) --[Ctrl]--> s1Reg ---------- end 421730cfbc0SXuan Hu } 422730cfbc0SXuan Hu } 423730cfbc0SXuan Hu 424ea0f92d8Sczw private val fromIQFire = fromIQ.map(_.map(_.fire)) 425ea0f92d8Sczw private val toExuFire = toExu.map(_.map(_.fire)) 426730cfbc0SXuan Hu toIQs.zipWithIndex.foreach { 427730cfbc0SXuan Hu case(toIQ, iqIdx) => 428730cfbc0SXuan Hu toIQ.zipWithIndex.foreach { 429730cfbc0SXuan Hu case (toIU, iuIdx) => 430730cfbc0SXuan Hu // IU: issue unit 431730cfbc0SXuan Hu val og0resp = toIU.og0resp 432c0be7f33SXuan Hu og0FailedVec2(iqIdx)(iuIdx) := fromIQ(iqIdx)(iuIdx).valid && (!fromIQFire(iqIdx)(iuIdx)) 433c0be7f33SXuan Hu og0resp.valid := og0FailedVec2(iqIdx)(iuIdx) 4345db4956bSzhanglyGit og0resp.bits.robIdx := fromIQ(iqIdx)(iuIdx).bits.common.robIdx 435aa2bcc31SzhanglyGit og0resp.bits.uopIdx.foreach(_ := fromIQ(iqIdx)(iuIdx).bits.common.vpu.get.vuopIdx) 436f08a822fSzhanglyGit og0resp.bits.resp := RespType.block 4378d29ec32Sczw og0resp.bits.fuType := fromIQ(iqIdx)(iuIdx).bits.common.fuType 438730cfbc0SXuan Hu 439730cfbc0SXuan Hu val og1resp = toIU.og1resp 440c0be7f33SXuan Hu og1FailedVec2(iqIdx)(iuIdx) := s1_toExuValid(iqIdx)(iuIdx) && !toExuFire(iqIdx)(iuIdx) 441730cfbc0SXuan Hu og1resp.valid := s1_toExuValid(iqIdx)(iuIdx) 442f08a822fSzhanglyGit og1resp.bits.robIdx := s1_toExuData(iqIdx)(iuIdx).robIdx 443145dfe39SXuan Hu og1resp.bits.uopIdx.foreach(_ := s1_toExuData(iqIdx)(iuIdx).vpu.get.vuopIdx) 444cd7741b9SXuan Hu // respType: fuIdle ->IQ entry clear 445cd7741b9SXuan Hu // fuUncertain ->IQ entry no action 446cd7741b9SXuan Hu // fuBusy ->IQ entry issued set false, then re-issue 4476233659eSXuan Hu // Only hyu, lda and sta are fuUncertain at OG1 stage 448f08a822fSzhanglyGit og1resp.bits.resp := Mux(!og1FailedVec2(iqIdx)(iuIdx), 449c38df446SzhanglyGit if (toIU.issueQueueParams match { case x => x.isMemAddrIQ && !x.isVecMemIQ || x.inVfSchd}) RespType.uncertain else RespType.success, 450f08a822fSzhanglyGit RespType.block 451e8800897SXuan Hu ) 4528d29ec32Sczw og1resp.bits.fuType := s1_toExuData(iqIdx)(iuIdx).fuType 453730cfbc0SXuan Hu } 454730cfbc0SXuan Hu } 4558a00ff56SXuan Hu 4567a96cc7fSHaojin Tang io.og0CancelOH := VecInit(fromFlattenIQ.map(x => x.valid && !x.fire)).asUInt 4577a96cc7fSHaojin Tang io.og1CancelOH := VecInit(toFlattenExu.map(x => x.valid && !x.fire)).asUInt 458c0be7f33SXuan Hu 459bc7d6943SzhanglyGit io.cancelToBusyTable.zipWithIndex.foreach { case (cancel, i) => 460e5feb625Sxiaofeibao-xjtu cancel.valid := fromFlattenIQ(i).valid && !fromFlattenIQ(i).fire 461bc7d6943SzhanglyGit cancel.bits.rfWen := fromFlattenIQ(i).bits.common.rfWen.getOrElse(false.B) 46273b1b2e4SzhanglyGit cancel.bits.fpWen := fromFlattenIQ(i).bits.common.fpWen.getOrElse(false.B) 46373b1b2e4SzhanglyGit cancel.bits.vecWen := fromFlattenIQ(i).bits.common.vecWen.getOrElse(false.B) 464bc7d6943SzhanglyGit cancel.bits.pdest := fromFlattenIQ(i).bits.common.pdest 465bc7d6943SzhanglyGit } 466bc7d6943SzhanglyGit 467a58e75b4Sxiao feibao if (backendParams.debugEn){ 468a58e75b4Sxiao feibao dontTouch(og0_cancel_no_load) 469a58e75b4Sxiao feibao dontTouch(is_0latency) 470a58e75b4Sxiao feibao dontTouch(og0_cancel_delay) 471a58e75b4Sxiao feibao dontTouch(isVfScheduler) 472a58e75b4Sxiao feibao dontTouch(og0_cancel_delay_for_mem) 473a58e75b4Sxiao feibao } 474730cfbc0SXuan Hu for (i <- toExu.indices) { 475730cfbc0SXuan Hu for (j <- toExu(i).indices) { 476730cfbc0SXuan Hu // s1Reg --[Ctrl]--> exu(s1) ---------- begin 477730cfbc0SXuan Hu // refs 478730cfbc0SXuan Hu val sinkData = toExu(i)(j).bits 479730cfbc0SXuan Hu // assign 480730cfbc0SXuan Hu toExu(i)(j).valid := s1_toExuValid(i)(j) 481730cfbc0SXuan Hu s1_toExuReady(i)(j) := toExu(i)(j).ready 482730cfbc0SXuan Hu sinkData := s1_toExuData(i)(j) 483730cfbc0SXuan Hu // s1Reg --[Ctrl]--> exu(s1) ---------- end 484730cfbc0SXuan Hu 485730cfbc0SXuan Hu // s1Reg --[Data]--> exu(s1) ---------- begin 486730cfbc0SXuan Hu // data source1: preg read data 487730cfbc0SXuan Hu for (k <- sinkData.src.indices) { 488730cfbc0SXuan Hu val srcDataTypeSet: Set[DataConfig] = sinkData.params.getSrcDataType(k) 489730cfbc0SXuan Hu 490730cfbc0SXuan Hu val readRfMap: Seq[(Bool, UInt)] = (Seq(None) :+ 491730cfbc0SXuan Hu (if (s1_intPregRData(i)(j).isDefinedAt(k) && srcDataTypeSet.intersect(IntRegSrcDataSet).nonEmpty) 492730cfbc0SXuan Hu Some(SrcType.isXp(s1_srcType(i)(j)(k)) -> s1_intPregRData(i)(j)(k)) 493730cfbc0SXuan Hu else None) :+ 494730cfbc0SXuan Hu (if (s1_vfPregRData(i)(j).isDefinedAt(k) && srcDataTypeSet.intersect(VfRegSrcDataSet).nonEmpty) 495730cfbc0SXuan Hu Some(SrcType.isVfp(s1_srcType(i)(j)(k))-> s1_vfPregRData(i)(j)(k)) 496730cfbc0SXuan Hu else None) 497730cfbc0SXuan Hu ).filter(_.nonEmpty).map(_.get) 498730cfbc0SXuan Hu if (readRfMap.nonEmpty) 499730cfbc0SXuan Hu sinkData.src(k) := Mux1H(readRfMap) 500730cfbc0SXuan Hu } 501730cfbc0SXuan Hu if (sinkData.params.hasJmpFu) { 5025f80df32Sxiaofeibao-xjtu val index = pcReadFtqPtrFormIQ.map(_.bits.exuParams).indexOf(sinkData.params) 5035f80df32Sxiaofeibao-xjtu sinkData.pc.get := pcRdata(index) 504da778e6fSXuan Hu } 505ce95ff3aSsinsanction if (sinkData.params.needTarget) { 506ce95ff3aSsinsanction val index = pcReadFtqPtrFormIQ.map(_.bits.exuParams).indexOf(sinkData.params) 507ce95ff3aSsinsanction sinkData.predictInfo.get.target := targetPCRdata(index) 508ce95ff3aSsinsanction } 509730cfbc0SXuan Hu } 510730cfbc0SXuan Hu } 511730cfbc0SXuan Hu 512730cfbc0SXuan Hu if (env.AlwaysBasicDiff || env.EnableDifftest) { 513730cfbc0SXuan Hu val delayedCnt = 2 51483ba63b3SXuan Hu val difftestArchIntRegState = DifftestModule(new DiffArchIntRegState, delay = delayedCnt) 51583ba63b3SXuan Hu difftestArchIntRegState.coreid := io.hartId 51683ba63b3SXuan Hu difftestArchIntRegState.value := intDebugRead.get._2 517730cfbc0SXuan Hu 51883ba63b3SXuan Hu val difftestArchFpRegState = DifftestModule(new DiffArchFpRegState, delay = delayedCnt) 51983ba63b3SXuan Hu difftestArchFpRegState.coreid := io.hartId 52083ba63b3SXuan Hu difftestArchFpRegState.value := fpDebugReadData.get 521730cfbc0SXuan Hu 52283ba63b3SXuan Hu val difftestArchVecRegState = DifftestModule(new DiffArchVecRegState, delay = delayedCnt) 52383ba63b3SXuan Hu difftestArchVecRegState.coreid := io.hartId 52483ba63b3SXuan Hu difftestArchVecRegState.value := vecDebugReadData.get 525730cfbc0SXuan Hu } 526a81bbc0aSZhangZifei 527a81bbc0aSZhangZifei val int_regcache_size = 48 528a81bbc0aSZhangZifei val int_regcache_tag = RegInit(VecInit(Seq.fill(int_regcache_size)(0.U(intSchdParams.pregIdxWidth.W)))) 529a81bbc0aSZhangZifei val int_regcache_enqPtr = RegInit(0.U(log2Up(int_regcache_size).W)) 530a81bbc0aSZhangZifei int_regcache_enqPtr := int_regcache_enqPtr + PopCount(intRfWen) 531a81bbc0aSZhangZifei for (i <- intRfWen.indices) { 532a81bbc0aSZhangZifei when (intRfWen(i)) { 533a81bbc0aSZhangZifei int_regcache_tag(int_regcache_enqPtr + PopCount(intRfWen.take(i))) := intRfWaddr(i) 534a81bbc0aSZhangZifei } 535a81bbc0aSZhangZifei } 536a81bbc0aSZhangZifei 537a81bbc0aSZhangZifei val vf_regcache_size = 48 538a81bbc0aSZhangZifei val vf_regcache_tag = RegInit(VecInit(Seq.fill(vf_regcache_size)(0.U(vfSchdParams.pregIdxWidth.W)))) 539a81bbc0aSZhangZifei val vf_regcache_enqPtr = RegInit(0.U(log2Up(vf_regcache_size).W)) 540a81bbc0aSZhangZifei vf_regcache_enqPtr := vf_regcache_enqPtr + PopCount(vfRfWen.head) 541a81bbc0aSZhangZifei for (i <- vfRfWen.indices) { 542a81bbc0aSZhangZifei when (vfRfWen.head(i)) { 543a81bbc0aSZhangZifei vf_regcache_tag(vf_regcache_enqPtr + PopCount(vfRfWen.head.take(i))) := vfRfWaddr(i) 544a81bbc0aSZhangZifei } 545a81bbc0aSZhangZifei } 546a81bbc0aSZhangZifei 547a81bbc0aSZhangZifei XSPerfHistogram(s"IntRegFileRead_hist", PopCount(intRFReadArbiter.io.in.flatten.flatten.map(_.valid)), true.B, 0, 20, 1) 54860f0c5aeSxiaofeibao XSPerfHistogram(s"FpRegFileRead_hist", PopCount(fpRFReadArbiter.io.in.flatten.flatten.map(_.valid)), true.B, 0, 20, 1) 549a81bbc0aSZhangZifei XSPerfHistogram(s"VfRegFileRead_hist", PopCount(vfRFReadArbiter.io.in.flatten.flatten.map(_.valid)), true.B, 0, 20, 1) 550a81bbc0aSZhangZifei XSPerfHistogram(s"IntRegFileWrite_hist", PopCount(intRFWriteReq.flatten), true.B, 0, 20, 1) 55160f0c5aeSxiaofeibao XSPerfHistogram(s"FpRegFileWrite_hist", PopCount(fpRFWriteReq.flatten), true.B, 0, 20, 1) 552a81bbc0aSZhangZifei XSPerfHistogram(s"VfRegFileWrite_hist", PopCount(vfRFWriteReq.flatten), true.B, 0, 20, 1) 553a81bbc0aSZhangZifei 554a81bbc0aSZhangZifei val int_regcache_part32 = (1 until 33).map(i => int_regcache_tag(int_regcache_enqPtr - i.U)) 555a81bbc0aSZhangZifei val int_regcache_part24 = (1 until 24).map(i => int_regcache_tag(int_regcache_enqPtr - i.U)) 556a81bbc0aSZhangZifei val int_regcache_part16 = (1 until 17).map(i => int_regcache_tag(int_regcache_enqPtr - i.U)) 557a81bbc0aSZhangZifei val int_regcache_part8 = (1 until 9).map(i => int_regcache_tag(int_regcache_enqPtr - i.U)) 558a81bbc0aSZhangZifei 559a81bbc0aSZhangZifei val int_regcache_48_hit_vec = intRFReadArbiter.io.in.flatten.flatten.map(x => x.valid && int_regcache_tag.map(_ === x.bits.addr).reduce(_ || _)) 560a81bbc0aSZhangZifei val int_regcache_8_hit_vec = intRFReadArbiter.io.in.flatten.flatten.map(x => x.valid && int_regcache_part8.map(_ === x.bits.addr).reduce(_ || _)) 561a81bbc0aSZhangZifei val int_regcache_16_hit_vec = intRFReadArbiter.io.in.flatten.flatten.map(x => x.valid && int_regcache_part16.map(_ === x.bits.addr).reduce(_ || _)) 562a81bbc0aSZhangZifei val int_regcache_24_hit_vec = intRFReadArbiter.io.in.flatten.flatten.map(x => x.valid && int_regcache_part24.map(_ === x.bits.addr).reduce(_ || _)) 563a81bbc0aSZhangZifei val int_regcache_32_hit_vec = intRFReadArbiter.io.in.flatten.flatten.map(x => x.valid && int_regcache_part32.map(_ === x.bits.addr).reduce(_ || _)) 564a81bbc0aSZhangZifei XSPerfAccumulate("IntRegCache48Hit", PopCount(int_regcache_48_hit_vec)) 565a81bbc0aSZhangZifei XSPerfAccumulate("IntRegCache8Hit", PopCount(int_regcache_8_hit_vec)) 566a81bbc0aSZhangZifei XSPerfAccumulate("IntRegCache16Hit", PopCount(int_regcache_16_hit_vec)) 567a81bbc0aSZhangZifei XSPerfAccumulate("IntRegCache24Hit", PopCount(int_regcache_24_hit_vec)) 568a81bbc0aSZhangZifei XSPerfAccumulate("IntRegCache32Hit", PopCount(int_regcache_32_hit_vec)) 569a81bbc0aSZhangZifei XSPerfHistogram("IntRegCache48Hit_hist", PopCount(int_regcache_48_hit_vec), true.B, 0, 16, 2) 570a81bbc0aSZhangZifei 571a81bbc0aSZhangZifei XSPerfAccumulate(s"IntRFReadBeforeArb", PopCount(intRFReadArbiter.io.in.flatten.flatten.map(_.valid))) 572a81bbc0aSZhangZifei XSPerfAccumulate(s"IntRFReadAfterArb", PopCount(intRFReadArbiter.io.out.map(_.valid))) 57360f0c5aeSxiaofeibao XSPerfAccumulate(s"FpRFReadBeforeArb", PopCount(fpRFReadArbiter.io.in.flatten.flatten.map(_.valid))) 57460f0c5aeSxiaofeibao XSPerfAccumulate(s"FpRFReadAfterArb", PopCount(fpRFReadArbiter.io.out.map(_.valid))) 575a81bbc0aSZhangZifei XSPerfAccumulate(s"VfRFReadBeforeArb", PopCount(vfRFReadArbiter.io.in.flatten.flatten.map(_.valid))) 576a81bbc0aSZhangZifei XSPerfAccumulate(s"VfRFReadAfterArb", PopCount(vfRFReadArbiter.io.out.map(_.valid))) 577a81bbc0aSZhangZifei XSPerfAccumulate(s"IntUopBeforeArb", PopCount(fromIntIQ.flatten.map(_.valid))) 578a81bbc0aSZhangZifei XSPerfAccumulate(s"IntUopAfterArb", PopCount(fromIntIQ.flatten.map(_.fire))) 579a81bbc0aSZhangZifei XSPerfAccumulate(s"MemUopBeforeArb", PopCount(fromMemIQ.flatten.map(_.valid))) 580a81bbc0aSZhangZifei XSPerfAccumulate(s"MemUopAfterArb", PopCount(fromMemIQ.flatten.map(_.fire))) 581a81bbc0aSZhangZifei XSPerfAccumulate(s"VfUopBeforeArb", PopCount(fromVfIQ.flatten.map(_.valid))) 582a81bbc0aSZhangZifei XSPerfAccumulate(s"VfUopAfterArb", PopCount(fromVfIQ.flatten.map(_.fire))) 583a81bbc0aSZhangZifei 584a81bbc0aSZhangZifei XSPerfHistogram(s"IntRFReadBeforeArb_hist", PopCount(intRFReadArbiter.io.in.flatten.flatten.map(_.valid)), true.B, 0, 16, 2) 585a81bbc0aSZhangZifei XSPerfHistogram(s"IntRFReadAfterArb_hist", PopCount(intRFReadArbiter.io.out.map(_.valid)), true.B, 0, 16, 2) 58660f0c5aeSxiaofeibao XSPerfHistogram(s"FpRFReadBeforeArb_hist", PopCount(fpRFReadArbiter.io.in.flatten.flatten.map(_.valid)), true.B, 0, 16, 2) 58760f0c5aeSxiaofeibao XSPerfHistogram(s"FpRFReadAfterArb_hist", PopCount(fpRFReadArbiter.io.out.map(_.valid)), true.B, 0, 16, 2) 588a81bbc0aSZhangZifei XSPerfHistogram(s"VfRFReadBeforeArb_hist", PopCount(vfRFReadArbiter.io.in.flatten.flatten.map(_.valid)), true.B, 0, 16, 2) 589a81bbc0aSZhangZifei XSPerfHistogram(s"VfRFReadAfterArb_hist", PopCount(vfRFReadArbiter.io.out.map(_.valid)), true.B, 0, 16, 2) 590a81bbc0aSZhangZifei XSPerfHistogram(s"IntUopBeforeArb_hist", PopCount(fromIntIQ.flatten.map(_.valid)), true.B, 0, 8, 2) 591a81bbc0aSZhangZifei XSPerfHistogram(s"IntUopAfterArb_hist", PopCount(fromIntIQ.flatten.map(_.fire)), true.B, 0, 8, 2) 592a81bbc0aSZhangZifei XSPerfHistogram(s"MemUopBeforeArb_hist", PopCount(fromMemIQ.flatten.map(_.valid)), true.B, 0, 8, 2) 593a81bbc0aSZhangZifei XSPerfHistogram(s"MemUopAfterArb_hist", PopCount(fromMemIQ.flatten.map(_.fire)), true.B, 0, 8, 2) 594a81bbc0aSZhangZifei XSPerfHistogram(s"VfUopBeforeArb_hist", PopCount(fromVfIQ.flatten.map(_.valid)), true.B, 0, 8, 2) 595a81bbc0aSZhangZifei XSPerfHistogram(s"VfUopAfterArb_hist", PopCount(fromVfIQ.flatten.map(_.fire)), true.B, 0, 8, 2) 596730cfbc0SXuan Hu} 597730cfbc0SXuan Hu 598730cfbc0SXuan Huclass DataPathIO()(implicit p: Parameters, params: BackendParams) extends XSBundle { 599730cfbc0SXuan Hu // params 600730cfbc0SXuan Hu private val intSchdParams = params.schdParams(IntScheduler()) 60160f0c5aeSxiaofeibao private val fpSchdParams = params.schdParams(FpScheduler()) 602730cfbc0SXuan Hu private val vfSchdParams = params.schdParams(VfScheduler()) 603730cfbc0SXuan Hu private val memSchdParams = params.schdParams(MemScheduler()) 604730cfbc0SXuan Hu // bundles 605730cfbc0SXuan Hu val hartId = Input(UInt(8.W)) 606730cfbc0SXuan Hu 607730cfbc0SXuan Hu val flush: ValidIO[Redirect] = Flipped(ValidIO(new Redirect)) 608730cfbc0SXuan Hu 6092e0a7dc5Sfdy val wbConfictRead = Input(MixedVec(params.allSchdParams.map(x => MixedVec(x.issueBlockParams.map(x => x.genWbConflictBundle()))))) 6102e0a7dc5Sfdy 611730cfbc0SXuan Hu val fromIntIQ: MixedVec[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] = 612730cfbc0SXuan Hu Flipped(MixedVec(intSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle))) 613730cfbc0SXuan Hu 61460f0c5aeSxiaofeibao val fromFpIQ: MixedVec[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] = 61560f0c5aeSxiaofeibao Flipped(MixedVec(fpSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle))) 61660f0c5aeSxiaofeibao 617730cfbc0SXuan Hu val fromMemIQ: MixedVec[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] = 618730cfbc0SXuan Hu Flipped(MixedVec(memSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle))) 619730cfbc0SXuan Hu 620730cfbc0SXuan Hu val fromVfIQ = Flipped(MixedVec(vfSchdParams.issueBlockParams.map(_.genIssueDecoupledBundle))) 621730cfbc0SXuan Hu 622730cfbc0SXuan Hu val toIntIQ = MixedVec(intSchdParams.issueBlockParams.map(_.genOGRespBundle)) 623730cfbc0SXuan Hu 62460f0c5aeSxiaofeibao val toFpIQ = MixedVec(fpSchdParams.issueBlockParams.map(_.genOGRespBundle)) 62560f0c5aeSxiaofeibao 626730cfbc0SXuan Hu val toMemIQ = MixedVec(memSchdParams.issueBlockParams.map(_.genOGRespBundle)) 627730cfbc0SXuan Hu 628730cfbc0SXuan Hu val toVfIQ = MixedVec(vfSchdParams.issueBlockParams.map(_.genOGRespBundle)) 629730cfbc0SXuan Hu 6307a96cc7fSHaojin Tang val og0CancelOH = Output(ExuOH(backendParams.numExu)) 63110fe9778SXuan Hu 6327a96cc7fSHaojin Tang val og1CancelOH = Output(ExuOH(backendParams.numExu)) 633c0be7f33SXuan Hu 6346810d1e8Ssfencevma val ldCancel = Vec(backendParams.LduCnt + backendParams.HyuCnt, Flipped(new LoadCancelIO)) 6350f55a0d3SHaojin Tang 636bc7d6943SzhanglyGit val cancelToBusyTable = Vec(backendParams.numExu, ValidIO(new CancelSignal)) 637bc7d6943SzhanglyGit 638730cfbc0SXuan Hu val toIntExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = intSchdParams.genExuInputBundle 639730cfbc0SXuan Hu 64060f0c5aeSxiaofeibao val toFpExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = MixedVec(fpSchdParams.genExuInputBundle) 64160f0c5aeSxiaofeibao 64260f0c5aeSxiaofeibao val toVecExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = MixedVec(vfSchdParams.genExuInputBundle) 643730cfbc0SXuan Hu 644730cfbc0SXuan Hu val toMemExu: MixedVec[MixedVec[DecoupledIO[ExuInput]]] = memSchdParams.genExuInputBundle 645730cfbc0SXuan Hu 646712a039eSxiaofeibao-xjtu val og1ImmInfo: Vec[ImmInfo] = Output(Vec(params.allExuParams.size, new ImmInfo)) 647712a039eSxiaofeibao-xjtu 648730cfbc0SXuan Hu val fromIntWb: MixedVec[RfWritePortWithConfig] = MixedVec(params.genIntWriteBackBundle) 649730cfbc0SXuan Hu 65060f0c5aeSxiaofeibao val fromFpWb: MixedVec[RfWritePortWithConfig] = MixedVec(params.genFpWriteBackBundle) 65160f0c5aeSxiaofeibao 652730cfbc0SXuan Hu val fromVfWb: MixedVec[RfWritePortWithConfig] = MixedVec(params.genVfWriteBackBundle) 653730cfbc0SXuan Hu 654ce95ff3aSsinsanction val fromPcTargetMem = Flipped(new PcToDataPathIO(params)) 6555f80df32Sxiaofeibao-xjtu 656b7d9e8d5Sxiaofeibao-xjtu val debugIntRat = if (params.debugEn) Some(Input(Vec(32, UInt(intSchdParams.pregIdxWidth.W)))) else None 65760f0c5aeSxiaofeibao val debugFpRat = if (params.debugEn) Some(Input(Vec(32, UInt(fpSchdParams.pregIdxWidth.W)))) else None 658b7d9e8d5Sxiaofeibao-xjtu val debugVecRat = if (params.debugEn) Some(Input(Vec(32, UInt(vfSchdParams.pregIdxWidth.W)))) else None 659b7d9e8d5Sxiaofeibao-xjtu val debugVconfigRat = if (params.debugEn) Some(Input(UInt(vfSchdParams.pregIdxWidth.W))) else None 660b7d9e8d5Sxiaofeibao-xjtu val debugVconfig = if (params.debugEn) Some(Output(UInt(XLEN.W))) else None 661730cfbc0SXuan Hu} 662