xref: /XiangShan/src/main/scala/xiangshan/backend/GPAMem.scala (revision bad60841ca4f064b4081d829c3199ed36d2e9325)
16f483f86SXuan Hupackage xiangshan.backend
26f483f86SXuan Hu
36f483f86SXuan Huimport chisel3._
46f483f86SXuan Huimport chisel3.util._
56f483f86SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
66f483f86SXuan Huimport org.chipsalliance.cde.config.Parameters
76f483f86SXuan Huimport utility.SyncDataModuleTemplate
86f483f86SXuan Huimport xiangshan.HasXSParameter
96f483f86SXuan Huimport xiangshan.frontend.{FtqPtr, IfuToBackendIO}
106f483f86SXuan Hu
116f483f86SXuan Huclass GPAMem(implicit p: Parameters) extends LazyModule {
126f483f86SXuan Hu  override def shouldBeInlined: Boolean = false
136f483f86SXuan Hu
146f483f86SXuan Hu  lazy val module = new GPAMemImp(this)
156f483f86SXuan Hu}
166f483f86SXuan Hu
176f483f86SXuan Huclass GPAMemImp(override val wrapper: GPAMem)(implicit p: Parameters) extends LazyModuleImp(wrapper) with HasXSParameter {
186f483f86SXuan Hu  val io = IO(new GPAMemIO)
196f483f86SXuan Hu
206f483f86SXuan Hu  private val PageOffsetWidth = 12
216f483f86SXuan Hu
22*bad60841SXiaokun-Pei  private val mem = Module (new SyncDataModuleTemplate(UInt(GPAddrBits.W), FtqSize, numRead = 1, numWrite = 1, hasRen = true))
236f483f86SXuan Hu
246f483f86SXuan Hu  mem.io.wen.head := io.fromIFU.gpaddrMem_wen
256f483f86SXuan Hu  mem.io.waddr.head := io.fromIFU.gpaddrMem_waddr
266f483f86SXuan Hu  mem.io.wdata.head := io.fromIFU.gpaddrMem_wdata
276f483f86SXuan Hu
286f483f86SXuan Hu  mem.io.ren.get.head := io.exceptionReadAddr.valid
296f483f86SXuan Hu  mem.io.raddr.head := io.exceptionReadAddr.bits.ftqPtr.value
306f483f86SXuan Hu
316f483f86SXuan Hu  private val ftqOffset = RegEnable(io.exceptionReadAddr.bits.ftqOffset, io.exceptionReadAddr.valid)
326f483f86SXuan Hu
33*bad60841SXiaokun-Pei  private val gpabase = mem.io.rdata.head
34*bad60841SXiaokun-Pei  private val gpa = gpabase + Cat(ftqOffset, 0.U(instOffsetBits))
356f483f86SXuan Hu
366f483f86SXuan Hu  io.exceptionReadData := gpa
376f483f86SXuan Hu
386f483f86SXuan Hu  def getGPAPage(vaddr: UInt): UInt = {
396f483f86SXuan Hu    require(vaddr.getWidth == GPAddrBits, s"The width of gpa should be $GPAddrBits")
406f483f86SXuan Hu    vaddr(GPAddrBits - 1, PageOffsetWidth)
416f483f86SXuan Hu  }
426f483f86SXuan Hu}
436f483f86SXuan Hu
446f483f86SXuan Huclass GPAMemIO(implicit val p: Parameters) extends Bundle with HasXSParameter {
456f483f86SXuan Hu  val fromIFU = Flipped(new IfuToBackendIO())
466f483f86SXuan Hu
476f483f86SXuan Hu  val exceptionReadAddr = Input(ValidIO(new Bundle {
486f483f86SXuan Hu    val ftqPtr = new FtqPtr()
496f483f86SXuan Hu    val ftqOffset = UInt(log2Up(PredictWidth).W)
506f483f86SXuan Hu  }))
516f483f86SXuan Hu
526f483f86SXuan Hu  val exceptionReadData = Output(UInt(GPAddrBits.W))
536f483f86SXuan Hu}
54