xref: /XiangShan/src/main/scala/xiangshan/backend/CtrlBlock.scala (revision c21d79b9144838713507ba3d184058dc02ecdef5)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.backend
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.util._
22import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
23import utils._
24import utility._
25import xiangshan._
26import xiangshan.backend.decode.{DecodeStage, FusionDecoder, ImmUnion}
27import xiangshan.backend.dispatch.{Dispatch, Dispatch2Rs, DispatchQueue}
28import xiangshan.backend.fu.PFEvent
29import xiangshan.backend.rename.{Rename, RenameTableWrapper}
30import xiangshan.backend.rob.{DebugLSIO, Rob, RobCSRIO, RobLsqIO}
31import xiangshan.frontend.{FtqPtr, FtqRead, Ftq_RF_Components}
32import xiangshan.mem.mdp.{LFST, SSIT, WaitTable}
33import xiangshan.ExceptionNO._
34import xiangshan.backend.exu.ExuConfig
35import xiangshan.backend.regfile.RfReadPort
36import xiangshan.mem.{LsqEnqCtrl, LsqEnqIO}
37import xiangshan.backend.decode.VectorConstants
38
39class CtrlToFtqIO(implicit p: Parameters) extends XSBundle {
40  def numRedirect = exuParameters.JmpCnt + exuParameters.AluCnt
41  val rob_commits = Vec(CommitWidth, Valid(new RobCommitInfo))
42  val redirect = Valid(new Redirect)
43}
44
45class RedirectGenerator(implicit p: Parameters) extends XSModule
46  with HasCircularQueuePtrHelper {
47
48  class RedirectGeneratorIO(implicit p: Parameters) extends XSBundle {
49    def numRedirect = exuParameters.JmpCnt + exuParameters.AluCnt
50    val hartId = Input(UInt(8.W))
51    val exuMispredict = Vec(numRedirect, Flipped(ValidIO(new ExuOutput)))
52    val loadReplay = Flipped(ValidIO(new Redirect))
53    val flush = Input(Bool())
54    val redirectPcRead = new FtqRead(UInt(VAddrBits.W))
55    val stage2Redirect = ValidIO(new Redirect)
56    val stage3Redirect = ValidIO(new Redirect)
57    val memPredUpdate = Output(new MemPredUpdateReq)
58    val memPredPcRead = new FtqRead(UInt(VAddrBits.W)) // read req send form stage 2
59    val isMisspreRedirect = Output(Bool())
60  }
61  val io = IO(new RedirectGeneratorIO)
62  /*
63        LoadQueue  Jump  ALU0  ALU1  ALU2  ALU3   exception    Stage1
64          |         |      |    |     |     |         |
65          |============= reg & compare =====|         |       ========
66                            |                         |
67                            |                         |
68                            |                         |        Stage2
69                            |                         |
70                    redirect (flush backend)          |
71                    |                                 |
72               === reg ===                            |       ========
73                    |                                 |
74                    |----- mux (exception first) -----|        Stage3
75                            |
76                redirect (send to frontend)
77   */
78  def selectOldestRedirect(xs: Seq[Valid[Redirect]]): Vec[Bool] = {
79    val compareVec = (0 until xs.length).map(i => (0 until i).map(j => isAfter(xs(j).bits.robIdx, xs(i).bits.robIdx)))
80    val resultOnehot = VecInit((0 until xs.length).map(i => Cat((0 until xs.length).map(j =>
81      (if (j < i) !xs(j).valid || compareVec(i)(j)
82      else if (j == i) xs(i).valid
83      else !xs(j).valid || !compareVec(j)(i))
84    )).andR))
85    resultOnehot
86  }
87
88  def getRedirect(exuOut: Valid[ExuOutput]): ValidIO[Redirect] = {
89    val redirect = Wire(Valid(new Redirect))
90    redirect.valid := exuOut.valid && exuOut.bits.redirect.cfiUpdate.isMisPred
91    redirect.bits := exuOut.bits.redirect
92    redirect
93  }
94
95  val jumpOut = io.exuMispredict.head
96  val allRedirect = VecInit(io.exuMispredict.map(x => getRedirect(x)) :+ io.loadReplay)
97  val oldestOneHot = selectOldestRedirect(allRedirect)
98  val needFlushVec = VecInit(allRedirect.map(_.bits.robIdx.needFlush(io.stage2Redirect) || io.flush))
99  val oldestValid = VecInit(oldestOneHot.zip(needFlushVec).map{ case (v, f) => v && !f }).asUInt.orR
100  val oldestExuOutput = Mux1H(io.exuMispredict.indices.map(oldestOneHot), io.exuMispredict)
101  val oldestRedirect = Mux1H(oldestOneHot, allRedirect)
102  io.isMisspreRedirect := VecInit(io.exuMispredict.map(x => getRedirect(x).valid)).asUInt.orR
103  io.redirectPcRead.ptr := oldestRedirect.bits.ftqIdx
104  io.redirectPcRead.offset := oldestRedirect.bits.ftqOffset
105
106  val s1_jumpTarget = RegEnable(jumpOut.bits.redirect.cfiUpdate.target, jumpOut.valid)
107  val s1_imm12_reg = RegNext(oldestExuOutput.bits.uop.ctrl.imm(11, 0))
108  val s1_pd = RegNext(oldestExuOutput.bits.uop.cf.pd)
109  val s1_redirect_bits_reg = RegNext(oldestRedirect.bits)
110  val s1_redirect_valid_reg = RegNext(oldestValid)
111  val s1_redirect_onehot = RegNext(oldestOneHot)
112
113  // stage1 -> stage2
114  io.stage2Redirect.valid := s1_redirect_valid_reg && !io.flush
115  io.stage2Redirect.bits := s1_redirect_bits_reg
116
117  val s1_isReplay = s1_redirect_onehot.last
118  val s1_isJump = s1_redirect_onehot.head
119  val real_pc = io.redirectPcRead.data
120  val brTarget = real_pc + SignExt(ImmUnion.B.toImm32(s1_imm12_reg), XLEN)
121  val snpc = real_pc + Mux(s1_pd.isRVC, 2.U, 4.U)
122  val target = Mux(s1_isReplay,
123    real_pc, // replay from itself
124    Mux(s1_redirect_bits_reg.cfiUpdate.taken,
125      Mux(s1_isJump, s1_jumpTarget, brTarget),
126      snpc
127    )
128  )
129
130  val stage2CfiUpdate = io.stage2Redirect.bits.cfiUpdate
131  stage2CfiUpdate.pc := real_pc
132  stage2CfiUpdate.pd := s1_pd
133  // stage2CfiUpdate.predTaken := s1_redirect_bits_reg.cfiUpdate.predTaken
134  stage2CfiUpdate.target := target
135  // stage2CfiUpdate.taken := s1_redirect_bits_reg.cfiUpdate.taken
136  // stage2CfiUpdate.isMisPred := s1_redirect_bits_reg.cfiUpdate.isMisPred
137
138  val s2_target = RegEnable(target, s1_redirect_valid_reg)
139  val s2_pc = RegEnable(real_pc, s1_redirect_valid_reg)
140  val s2_redirect_bits_reg = RegEnable(s1_redirect_bits_reg, s1_redirect_valid_reg)
141  val s2_redirect_valid_reg = RegNext(s1_redirect_valid_reg && !io.flush, init = false.B)
142
143  io.stage3Redirect.valid := s2_redirect_valid_reg
144  io.stage3Redirect.bits := s2_redirect_bits_reg
145
146  // get pc from ftq
147  // valid only if redirect is caused by load violation
148  // store_pc is used to update store set
149  val store_pc = io.memPredPcRead(s1_redirect_bits_reg.stFtqIdx, s1_redirect_bits_reg.stFtqOffset)
150
151  // update load violation predictor if load violation redirect triggered
152  io.memPredUpdate.valid := RegNext(s1_isReplay && s1_redirect_valid_reg, init = false.B)
153  // update wait table
154  io.memPredUpdate.waddr := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth))
155  io.memPredUpdate.wdata := true.B
156  // update store set
157  io.memPredUpdate.ldpc := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth))
158  // store pc is ready 1 cycle after s1_isReplay is judged
159  io.memPredUpdate.stpc := XORFold(store_pc(VAddrBits-1, 1), MemPredPCWidth)
160
161  // // recover runahead checkpoint if redirect
162  // if (!env.FPGAPlatform) {
163  //   val runahead_redirect = Module(new DifftestRunaheadRedirectEvent)
164  //   runahead_redirect.io.clock := clock
165  //   runahead_redirect.io.coreid := io.hartId
166  //   runahead_redirect.io.valid := io.stage3Redirect.valid
167  //   runahead_redirect.io.pc :=  s2_pc // for debug only
168  //   runahead_redirect.io.target_pc := s2_target // for debug only
169  //   runahead_redirect.io.checkpoint_id := io.stage3Redirect.bits.debug_runahead_checkpoint_id // make sure it is right
170  // }
171}
172
173class CtrlBlock(dpExuConfigs: Seq[Seq[Seq[ExuConfig]]])(implicit p: Parameters) extends LazyModule
174  with HasWritebackSink with HasWritebackSource {
175  val rob = LazyModule(new Rob)
176
177  override def addWritebackSink(source: Seq[HasWritebackSource], index: Option[Seq[Int]]): HasWritebackSink = {
178    rob.addWritebackSink(Seq(this), Some(Seq(writebackSinks.length)))
179    super.addWritebackSink(source, index)
180  }
181
182  // duplicated dispatch2 here to avoid cross-module timing path loop.
183  val dispatch2 = dpExuConfigs.map(c => LazyModule(new Dispatch2Rs(c)))
184  lazy val module = new CtrlBlockImp(this)
185
186  override lazy val writebackSourceParams: Seq[WritebackSourceParams] = {
187    writebackSinksParams
188  }
189  override lazy val writebackSourceImp: HasWritebackSourceImp = module
190
191  override def generateWritebackIO(
192    thisMod: Option[HasWritebackSource] = None,
193    thisModImp: Option[HasWritebackSourceImp] = None
194  ): Unit = {
195    module.io.writeback.zip(writebackSinksImp(thisMod, thisModImp)).foreach(x => x._1 := x._2)
196  }
197}
198
199class CtrlBlockImp(outer: CtrlBlock)(implicit p: Parameters) extends LazyModuleImp(outer)
200  with HasXSParameter
201  with HasCircularQueuePtrHelper
202  with HasWritebackSourceImp
203  with HasPerfEvents
204  with VectorConstants
205{
206  val writebackLengths = outer.writebackSinksParams.map(_.length)
207
208  val io = IO(new Bundle {
209    val hartId = Input(UInt(8.W))
210    val cpu_halt = Output(Bool())
211    val frontend = Flipped(new FrontendToCtrlIO)
212    // to exu blocks
213    val allocPregs = Vec(RenameWidth, Output(new ResetPregStateReq))
214    val dispatch = Vec(3*dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp))
215    val rsReady = Vec(outer.dispatch2.map(_.module.io.out.length).sum, Input(Bool()))
216    val enqLsq = Flipped(new LsqEnqIO)
217    val lqCancelCnt = Input(UInt(log2Up(LoadQueueSize + 1).W))
218    val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W))
219    val sqDeq = Input(UInt(log2Ceil(EnsbufferWidth + 1).W))
220    val ld_pc_read = Vec(exuParameters.LduCnt, Flipped(new FtqRead(UInt(VAddrBits.W))))
221
222    val vconfigReadPort = Flipped(new RfReadPort(XLEN, PhyRegIdxWidth))
223    // from int block
224    val exuRedirect = Vec(exuParameters.AluCnt + exuParameters.JmpCnt, Flipped(ValidIO(new ExuOutput)))
225    val stIn = Vec(exuParameters.StuCnt, Flipped(ValidIO(new ExuInput)))
226    val memoryViolation = Flipped(ValidIO(new Redirect))
227    val jumpPc = Output(UInt(VAddrBits.W))
228    val jalr_target = Output(UInt(VAddrBits.W))
229    val robio = new Bundle {
230      // to int block
231      val toCSR = new RobCSRIO
232      val exception = ValidIO(new ExceptionInfo)
233      // to mem block
234      val lsq = new RobLsqIO
235      // debug
236      val debug_ls = Flipped(new DebugLSIO)
237    }
238    val csrCtrl = Input(new CustomCSRCtrlIO)
239    val perfInfo = Output(new Bundle{
240      val ctrlInfo = new Bundle {
241        val robFull   = Input(Bool())
242        val intdqFull = Input(Bool())
243        val fpdqFull  = Input(Bool())
244        val lsdqFull  = Input(Bool())
245      }
246    })
247    val writeback = MixedVec(writebackLengths.map(num => Vec(num, Flipped(ValidIO(new ExuOutput)))))
248    // redirect out
249    val redirect = ValidIO(new Redirect)
250    val debug_int_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
251    val debug_fp_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
252    val debug_vec_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) // TODO: use me
253    val debug_vconfig_rat = Output(UInt(PhyRegIdxWidth.W)) // TODO: use me
254  })
255
256  override def writebackSource: Option[Seq[Seq[Valid[ExuOutput]]]] = {
257    Some(io.writeback.map(writeback => {
258      val exuOutput = WireInit(writeback)
259      val timer = GTimer()
260      for ((wb_next, wb) <- exuOutput.zip(writeback)) {
261        wb_next.valid := RegNext(wb.valid && !wb.bits.uop.robIdx.needFlush(Seq(stage2Redirect, redirectForExu)))
262        wb_next.bits := RegNext(wb.bits)
263        wb_next.bits.uop.debugInfo.writebackTime := timer
264      }
265      exuOutput
266    }))
267  }
268
269  val decode = Module(new DecodeStage)
270  val fusionDecoder = Module(new FusionDecoder)
271  val rat = Module(new RenameTableWrapper)
272  val ssit = Module(new SSIT)
273  val waittable = Module(new WaitTable)
274  val rename = Module(new Rename)
275  val dispatch = Module(new Dispatch)
276  val intDq = Module(new DispatchQueue(dpParams.IntDqSize, RenameWidth, dpParams.IntDqDeqWidth))
277  val fpDq = Module(new DispatchQueue(dpParams.FpDqSize, RenameWidth, dpParams.FpDqDeqWidth))
278  val lsDq = Module(new DispatchQueue(dpParams.LsDqSize, RenameWidth, dpParams.LsDqDeqWidth))
279  val redirectGen = Module(new RedirectGenerator)
280  val rob = outer.rob.module
281
282  // jumpPc (2) + redirects (1) + loadPredUpdate (1) + jalr_target (1) + [ld pc (LduCnt)] + robWriteback (sum(writebackLengths)) + robFlush (1)
283  val PCMEMIDX_LD = 5
284  val pcMem = Module(new SyncDataModuleTemplate(
285    new Ftq_RF_Components, FtqSize,
286    6 + exuParameters.LduCnt, 1, "CtrlPcMem")
287  )
288  pcMem.io.wen.head   := RegNext(io.frontend.fromFtq.pc_mem_wen)
289  pcMem.io.waddr.head := RegNext(io.frontend.fromFtq.pc_mem_waddr)
290  pcMem.io.wdata.head := RegNext(io.frontend.fromFtq.pc_mem_wdata)
291
292  pcMem.io.raddr.last := rob.io.flushOut.bits.ftqIdx.value
293  val flushPC = pcMem.io.rdata.last.getPc(RegNext(rob.io.flushOut.bits.ftqOffset))
294
295  val flushRedirect = Wire(Valid(new Redirect))
296  flushRedirect.valid := RegNext(rob.io.flushOut.valid)
297  flushRedirect.bits := RegEnable(rob.io.flushOut.bits, rob.io.flushOut.valid)
298
299  val flushRedirectReg = Wire(Valid(new Redirect))
300  flushRedirectReg.valid := RegNext(flushRedirect.valid, init = false.B)
301  flushRedirectReg.bits := RegEnable(flushRedirect.bits, flushRedirect.valid)
302
303  val isCommitWriteVconfigVec = rob.io.rabCommits.commitValid.zip(rob.io.rabCommits.info).map { case (valid, info) => valid && info.ldest === INT_VCONFIG.U && info.rfWen }.reverse
304  val commitPdestReverse = rob.io.rabCommits.info.map(info => info.pdest).reverse
305  val commitSel = PriorityMux(isCommitWriteVconfigVec, commitPdestReverse)
306  val isWalkWriteVconfigVec = rob.io.rabCommits.walkValid.zip(rob.io.rabCommits.info).map { case (valid, info) => valid && info.ldest === INT_VCONFIG.U && info.rfWen }.reverse
307  val walkPdestReverse = rob.io.rabCommits.info.map(info => info.pdest).reverse
308  val walkSel = PriorityMux(isWalkWriteVconfigVec, walkPdestReverse)
309  val vconfigAddr = Mux(rob.io.isVsetFlushPipe, rob.io.vconfigPdest,
310                      Mux(rob.io.rabCommits.isCommit, commitSel, walkSel))
311  io.vconfigReadPort.addr := RegNext(vconfigAddr)
312  decode.io.vconfig := io.vconfigReadPort.data(15, 0).asTypeOf(new VConfig)
313  decode.io.isVsetFlushPipe := RegNext(rob.io.isVsetFlushPipe)
314
315  val stage2Redirect = Mux(flushRedirect.valid, flushRedirect, redirectGen.io.stage2Redirect)
316  // Redirect will be RegNext at ExuBlocks.
317  val redirectForExu = RegNextWithEnable(stage2Redirect)
318
319  val exuRedirect = io.exuRedirect.map(x => {
320    val valid = x.valid && x.bits.redirectValid
321    val killedByOlder = x.bits.uop.robIdx.needFlush(Seq(stage2Redirect, redirectForExu))
322    val delayed = Wire(Valid(new ExuOutput))
323    delayed.valid := RegNext(valid && !killedByOlder, init = false.B)
324    delayed.bits := RegEnable(x.bits, x.valid)
325    delayed
326  })
327  val loadReplay = Wire(Valid(new Redirect))
328  loadReplay.valid := RegNext(io.memoryViolation.valid &&
329    !io.memoryViolation.bits.robIdx.needFlush(Seq(stage2Redirect, redirectForExu)),
330    init = false.B
331  )
332  loadReplay.bits := RegEnable(io.memoryViolation.bits, io.memoryViolation.valid)
333  pcMem.io.raddr(2) := redirectGen.io.redirectPcRead.ptr.value
334  redirectGen.io.redirectPcRead.data := pcMem.io.rdata(2).getPc(RegNext(redirectGen.io.redirectPcRead.offset))
335  pcMem.io.raddr(3) := redirectGen.io.memPredPcRead.ptr.value
336  redirectGen.io.memPredPcRead.data := pcMem.io.rdata(3).getPc(RegNext(redirectGen.io.memPredPcRead.offset))
337  redirectGen.io.hartId := io.hartId
338  redirectGen.io.exuMispredict <> exuRedirect
339  redirectGen.io.loadReplay <> loadReplay
340  redirectGen.io.flush := flushRedirect.valid
341
342  val frontendFlushValid = DelayN(flushRedirect.valid, 5)
343  val frontendFlushBits = RegEnable(flushRedirect.bits, flushRedirect.valid)
344  // When ROB commits an instruction with a flush, we notify the frontend of the flush without the commit.
345  // Flushes to frontend may be delayed by some cycles and commit before flush causes errors.
346  // Thus, we make all flush reasons to behave the same as exceptions for frontend.
347  for (i <- 0 until CommitWidth) {
348    // why flushOut: instructions with flushPipe are not commited to frontend
349    // If we commit them to frontend, it will cause flush after commit, which is not acceptable by frontend.
350    val is_commit = rob.io.commits.commitValid(i) && rob.io.commits.isCommit && !rob.io.flushOut.valid
351    io.frontend.toFtq.rob_commits(i).valid := RegNext(is_commit)
352    io.frontend.toFtq.rob_commits(i).bits := RegEnable(rob.io.commits.info(i), is_commit)
353  }
354  io.frontend.toFtq.redirect.valid := frontendFlushValid || redirectGen.io.stage2Redirect.valid
355  io.frontend.toFtq.redirect.bits := Mux(frontendFlushValid, frontendFlushBits, redirectGen.io.stage2Redirect.bits)
356  // Be careful here:
357  // T0: flushRedirect.valid, exception.valid
358  // T1: csr.redirect.valid
359  // T2: csr.exception.valid
360  // T3: csr.trapTarget
361  // T4: ctrlBlock.trapTarget
362  // T5: io.frontend.toFtq.stage2Redirect.valid
363  val pc_from_csr = io.robio.toCSR.isXRet || DelayN(rob.io.exception.valid, 4)
364  val rob_flush_pc = RegEnable(Mux(flushRedirect.bits.flushItself(),
365    flushPC, // replay inst
366    flushPC + 4.U // flush pipe
367  ), flushRedirect.valid)
368  val flushTarget = Mux(pc_from_csr, io.robio.toCSR.trapTarget, rob_flush_pc)
369  when (frontendFlushValid) {
370    io.frontend.toFtq.redirect.bits.level := RedirectLevel.flush
371    io.frontend.toFtq.redirect.bits.cfiUpdate.target := RegNext(flushTarget)
372  }
373
374
375  val pendingRedirect = RegInit(false.B)
376  when (stage2Redirect.valid) {
377    pendingRedirect := true.B
378  }.elsewhen (RegNext(io.frontend.toFtq.redirect.valid)) {
379    pendingRedirect := false.B
380  }
381
382  if (env.EnableTopDown) {
383    val stage2Redirect_valid_when_pending = pendingRedirect && stage2Redirect.valid
384
385    val stage2_redirect_cycles = RegInit(false.B)                                         // frontend_bound->fetch_lantency->stage2_redirect
386    val MissPredPending = RegInit(false.B); val branch_resteers_cycles = RegInit(false.B) // frontend_bound->fetch_lantency->stage2_redirect->branch_resteers
387    val RobFlushPending = RegInit(false.B); val robFlush_bubble_cycles = RegInit(false.B) // frontend_bound->fetch_lantency->stage2_redirect->robflush_bubble
388    val LdReplayPending = RegInit(false.B); val ldReplay_bubble_cycles = RegInit(false.B) // frontend_bound->fetch_lantency->stage2_redirect->ldReplay_bubble
389
390    when(redirectGen.io.isMisspreRedirect) { MissPredPending := true.B }
391    when(flushRedirect.valid)              { RobFlushPending := true.B }
392    when(redirectGen.io.loadReplay.valid)  { LdReplayPending := true.B }
393
394    when (RegNext(io.frontend.toFtq.redirect.valid)) {
395      when(pendingRedirect) {                             stage2_redirect_cycles := true.B }
396      when(MissPredPending) { MissPredPending := false.B; branch_resteers_cycles := true.B }
397      when(RobFlushPending) { RobFlushPending := false.B; robFlush_bubble_cycles := true.B }
398      when(LdReplayPending) { LdReplayPending := false.B; ldReplay_bubble_cycles := true.B }
399    }
400
401    when(VecInit(decode.io.out.map(x => x.valid)).asUInt.orR){
402      when(stage2_redirect_cycles) { stage2_redirect_cycles := false.B }
403      when(branch_resteers_cycles) { branch_resteers_cycles := false.B }
404      when(robFlush_bubble_cycles) { robFlush_bubble_cycles := false.B }
405      when(ldReplay_bubble_cycles) { ldReplay_bubble_cycles := false.B }
406    }
407
408    XSPerfAccumulate("stage2_redirect_cycles", stage2_redirect_cycles)
409    XSPerfAccumulate("branch_resteers_cycles", branch_resteers_cycles)
410    XSPerfAccumulate("robFlush_bubble_cycles", robFlush_bubble_cycles)
411    XSPerfAccumulate("ldReplay_bubble_cycles", ldReplay_bubble_cycles)
412    XSPerfAccumulate("s2Redirect_pend_cycles", stage2Redirect_valid_when_pending)
413  }
414
415  decode.io.in <> io.frontend.cfVec
416  decode.io.in.zip(io.frontend.cfVec).map{ case (decodeIn, cf) => decodeIn.valid := cf.valid && !pendingRedirect}
417  decode.io.csrCtrl := RegNext(io.csrCtrl)
418  decode.io.intRat <> rat.io.intReadPorts
419  decode.io.fpRat <> rat.io.fpReadPorts
420  decode.io.vecRat <> rat.io.vecReadPorts
421  decode.io.isRedirect <> stage2Redirect.valid
422  decode.io.robCommits <> rob.io.commits
423
424  // memory dependency predict
425  // when decode, send fold pc to mdp
426  for (i <- 0 until DecodeWidth) {
427    val mdp_foldpc = Mux(
428      decode.io.out(i).fire,
429      decode.io.out(i).bits.cf.foldpc,
430      rename.io.in(i).bits.cf.foldpc
431    )
432    ssit.io.raddr(i) := mdp_foldpc
433    waittable.io.raddr(i) := mdp_foldpc
434  }
435  // currently, we only update mdp info when isReplay
436  ssit.io.update <> RegNext(redirectGen.io.memPredUpdate)
437  ssit.io.csrCtrl := RegNext(io.csrCtrl)
438  waittable.io.update <> RegNext(redirectGen.io.memPredUpdate)
439  waittable.io.csrCtrl := RegNext(io.csrCtrl)
440
441  // LFST lookup and update
442  val lfst = Module(new LFST)
443  lfst.io.redirect <> RegNext(io.redirect)
444  lfst.io.storeIssue <> RegNext(io.stIn)
445  lfst.io.csrCtrl <> RegNext(io.csrCtrl)
446  lfst.io.dispatch <> dispatch.io.lfst
447
448  rat.io.redirect := stage2Redirect.valid
449  rat.io.robCommits := rob.io.rabCommits
450  rat.io.diffCommits := rob.io.diffCommits
451  rat.io.intRenamePorts := rename.io.intRenamePorts
452  rat.io.fpRenamePorts := rename.io.fpRenamePorts
453  rat.io.vecRenamePorts := rename.io.vecRenamePorts
454
455  io.debug_int_rat := rat.io.debug_int_rat
456  io.debug_fp_rat := rat.io.debug_fp_rat
457  io.debug_vec_rat := rat.io.debug_vec_rat
458  io.debug_vconfig_rat := rat.io.debug_vconfig_rat
459
460  // pipeline between decode and rename
461  for (i <- 0 until RenameWidth) {
462    // fusion decoder
463    val decodeHasException = decode.io.out(i).bits.cf.exceptionVec(instrPageFault) || decode.io.out(i).bits.cf.exceptionVec(instrAccessFault)
464    val disableFusion = decode.io.csrCtrl.singlestep || !decode.io.csrCtrl.fusion_enable
465    fusionDecoder.io.in(i).valid := decode.io.out(i).valid && !(decodeHasException || disableFusion)
466    fusionDecoder.io.in(i).bits := decode.io.out(i).bits.cf.instr
467    if (i > 0) {
468      fusionDecoder.io.inReady(i - 1) := decode.io.out(i).ready
469    }
470
471    // Pipeline
472    val renamePipe = PipelineNext(decode.io.out(i), rename.io.in(i).ready,
473      stage2Redirect.valid || pendingRedirect)
474    renamePipe.ready := rename.io.in(i).ready
475    rename.io.in(i).valid := renamePipe.valid && !fusionDecoder.io.clear(i)
476    rename.io.in(i).bits := renamePipe.bits
477    rename.io.intReadPorts(i) := rat.io.intReadPorts(i).map(_.data)
478    rename.io.fpReadPorts(i) := rat.io.fpReadPorts(i).map(_.data)
479    rename.io.vecReadPorts(i) := rat.io.vecReadPorts(i).map(_.data)
480    rename.io.waittable(i) := RegEnable(waittable.io.rdata(i), decode.io.out(i).fire)
481
482    if (i < RenameWidth - 1) {
483      // fusion decoder sees the raw decode info
484      fusionDecoder.io.dec(i) := renamePipe.bits.ctrl
485      rename.io.fusionInfo(i) := fusionDecoder.io.info(i)
486
487      // update the first RenameWidth - 1 instructions
488      decode.io.fusion(i) := fusionDecoder.io.out(i).valid && rename.io.out(i).fire
489      when (fusionDecoder.io.out(i).valid) {
490        fusionDecoder.io.out(i).bits.update(rename.io.in(i).bits.ctrl)
491        // TODO: remove this dirty code for ftq update
492        val sameFtqPtr = rename.io.in(i).bits.cf.ftqPtr.value === rename.io.in(i + 1).bits.cf.ftqPtr.value
493        val ftqOffset0 = rename.io.in(i).bits.cf.ftqOffset
494        val ftqOffset1 = rename.io.in(i + 1).bits.cf.ftqOffset
495        val ftqOffsetDiff = ftqOffset1 - ftqOffset0
496        val cond1 = sameFtqPtr && ftqOffsetDiff === 1.U
497        val cond2 = sameFtqPtr && ftqOffsetDiff === 2.U
498        val cond3 = !sameFtqPtr && ftqOffset1 === 0.U
499        val cond4 = !sameFtqPtr && ftqOffset1 === 1.U
500        rename.io.in(i).bits.ctrl.commitType := Mux(cond1, 4.U, Mux(cond2, 5.U, Mux(cond3, 6.U, 7.U)))
501        XSError(!cond1 && !cond2 && !cond3 && !cond4, p"new condition $sameFtqPtr $ftqOffset0 $ftqOffset1\n")
502      }
503    }
504  }
505
506  rename.io.redirect := stage2Redirect
507  rename.io.robCommits <> rob.io.rabCommits
508  rename.io.ssit <> ssit.io.rdata
509  rename.io.debug_int_rat <> rat.io.debug_int_rat2
510  rename.io.debug_vconfig_rat <> rat.io.debug_vconfig_rat2
511  rename.io.debug_fp_rat <> rat.io.debug_fp_rat2
512
513  // pipeline between rename and dispatch
514  for (i <- 0 until RenameWidth) {
515    PipelineConnect(rename.io.out(i), dispatch.io.fromRename(i), dispatch.io.recv(i), stage2Redirect.valid)
516  }
517
518  dispatch.io.hartId := io.hartId
519  dispatch.io.redirect := stage2Redirect
520  dispatch.io.enqRob <> rob.io.enq
521  dispatch.io.toIntDq <> intDq.io.enq
522  dispatch.io.toFpDq <> fpDq.io.enq
523  dispatch.io.toLsDq <> lsDq.io.enq
524  dispatch.io.allocPregs <> io.allocPregs
525  dispatch.io.singleStep := RegNext(io.csrCtrl.singlestep)
526
527  intDq.io.redirect <> redirectForExu
528  fpDq.io.redirect <> redirectForExu
529  lsDq.io.redirect <> redirectForExu
530
531  val dpqOut = intDq.io.deq ++ lsDq.io.deq ++ fpDq.io.deq
532  io.dispatch <> dpqOut
533
534  for (dp2 <- outer.dispatch2.map(_.module.io)) {
535    dp2.redirect := redirectForExu
536    if (dp2.readFpState.isDefined) {
537      dp2.readFpState.get := DontCare
538    }
539    if (dp2.readIntState.isDefined) {
540      dp2.readIntState.get := DontCare
541    }
542    if (dp2.enqLsq.isDefined) {
543      val lsqCtrl = Module(new LsqEnqCtrl)
544      lsqCtrl.io.redirect <> redirectForExu
545      lsqCtrl.io.enq <> dp2.enqLsq.get
546      lsqCtrl.io.lcommit := rob.io.lsq.lcommit
547      lsqCtrl.io.scommit := io.sqDeq
548      lsqCtrl.io.lqCancelCnt := io.lqCancelCnt
549      lsqCtrl.io.sqCancelCnt := io.sqCancelCnt
550      io.enqLsq <> lsqCtrl.io.enqLsq
551    }
552  }
553  for ((dp2In, i) <- outer.dispatch2.flatMap(_.module.io.in).zipWithIndex) {
554    dp2In.valid := dpqOut(i).valid
555    dp2In.bits := dpqOut(i).bits
556    // override ready here to avoid cross-module loop path
557    dpqOut(i).ready := dp2In.ready
558  }
559  for ((dp2Out, i) <- outer.dispatch2.flatMap(_.module.io.out).zipWithIndex) {
560    dp2Out.ready := io.rsReady(i)
561  }
562
563  val pingpong = RegInit(false.B)
564  pingpong := !pingpong
565  pcMem.io.raddr(0) := intDq.io.deqNext(0).cf.ftqPtr.value
566  pcMem.io.raddr(1) := intDq.io.deqNext(2).cf.ftqPtr.value
567  val jumpPcRead0 = pcMem.io.rdata(0).getPc(RegNext(intDq.io.deqNext(0).cf.ftqOffset))
568  val jumpPcRead1 = pcMem.io.rdata(1).getPc(RegNext(intDq.io.deqNext(2).cf.ftqOffset))
569  io.jumpPc := Mux(pingpong && (exuParameters.AluCnt > 2).B, jumpPcRead1, jumpPcRead0)
570  val jalrTargetReadPtr = Mux(pingpong && (exuParameters.AluCnt > 2).B,
571    io.dispatch(2).bits.cf.ftqPtr,
572    io.dispatch(0).bits.cf.ftqPtr)
573  pcMem.io.raddr(4) := (jalrTargetReadPtr + 1.U).value
574  val jalrTargetRead = pcMem.io.rdata(4).startAddr
575  val read_from_newest_entry = RegNext(jalrTargetReadPtr) === RegNext(io.frontend.fromFtq.newest_entry_ptr)
576  io.jalr_target := Mux(read_from_newest_entry, RegNext(io.frontend.fromFtq.newest_entry_target), jalrTargetRead)
577  for(i <- 0 until exuParameters.LduCnt){
578    // load s0 -> get rdata (s1) -> reg next (s2) -> output (s2)
579    pcMem.io.raddr(i + PCMEMIDX_LD) := io.ld_pc_read(i).ptr.value
580    io.ld_pc_read(i).data := pcMem.io.rdata(i + 5).getPc(RegNext(io.ld_pc_read(i).offset))
581  }
582
583  rob.io.hartId := io.hartId
584  io.cpu_halt := DelayN(rob.io.cpu_halt, 5)
585  rob.io.redirect := stage2Redirect
586  outer.rob.generateWritebackIO(Some(outer), Some(this))
587
588  io.redirect := stage2Redirect
589
590  // rob to int block
591  io.robio.toCSR <> rob.io.csr
592  // When wfi is disabled, it will not block ROB commit.
593  rob.io.csr.wfiEvent := io.robio.toCSR.wfiEvent
594  rob.io.wfi_enable := decode.io.csrCtrl.wfi_enable
595  io.robio.toCSR.perfinfo.retiredInstr <> RegNext(rob.io.csr.perfinfo.retiredInstr)
596  io.robio.exception := rob.io.exception
597  io.robio.exception.bits.uop.cf.pc := flushPC
598  io.robio.toCSR.vcsrFlag := rob.io.csr.vcsrFlag
599
600  // rob to mem block
601  io.robio.lsq <> rob.io.lsq
602
603  rob.io.debug_ls := io.robio.debug_ls
604
605  io.perfInfo.ctrlInfo.robFull := RegNext(rob.io.robFull)
606  io.perfInfo.ctrlInfo.intdqFull := RegNext(intDq.io.dqFull)
607  io.perfInfo.ctrlInfo.fpdqFull := RegNext(fpDq.io.dqFull)
608  io.perfInfo.ctrlInfo.lsdqFull := RegNext(lsDq.io.dqFull)
609
610  val pfevent = Module(new PFEvent)
611  pfevent.io.distribute_csr := RegNext(io.csrCtrl.distribute_csr)
612  val csrevents = pfevent.io.hpmevent.slice(8,16)
613
614  val perfinfo = IO(new Bundle(){
615    val perfEventsRs      = Input(Vec(NumRs, new PerfEvent))
616    val perfEventsEu0     = Input(Vec(6, new PerfEvent))
617    val perfEventsEu1     = Input(Vec(6, new PerfEvent))
618  })
619
620  val allPerfEvents = Seq(decode, rename, dispatch, intDq, fpDq, lsDq, rob).flatMap(_.getPerf)
621  val hpmEvents = allPerfEvents ++ perfinfo.perfEventsEu0 ++ perfinfo.perfEventsEu1 ++ perfinfo.perfEventsRs
622  val perfEvents = HPerfMonitor(csrevents, hpmEvents).getPerfEvents
623  generatePerfEvent()
624}
625