1package xiangshan.backend 2 3import chipsalliance.rocketchip.config.Parameters 4import chisel3._ 5import chisel3.util.BitPat.bitPatToUInt 6import chisel3.util._ 7import utils.OptionWrapper 8import xiangshan._ 9import xiangshan.backend.datapath.DataConfig._ 10import xiangshan.backend.datapath.WbConfig.WbConfig 11import xiangshan.backend.decode.{ImmUnion, XDecode} 12import xiangshan.backend.exu.ExeUnitParams 13import xiangshan.backend.fu.FuType 14import xiangshan.backend.fu.fpu.Bundles.Frm 15import xiangshan.backend.fu.vector.Bundles.{Category, Nf, VConfig, VLmul, VSew, VType, Vl, Vxrm} 16import xiangshan.backend.issue.{IssueBlockParams, IssueQueueDeqRespBundle, IssueQueueJumpBundle, SchedulerType, StatusArrayDeqRespBundle} 17import xiangshan.backend.regfile.{RfReadPortWithConfig, RfWritePortWithConfig} 18import xiangshan.backend.rob.RobPtr 19import xiangshan.frontend._ 20import xiangshan.mem.{LqPtr, SqPtr} 21 22object Bundles { 23 24 // frontend -> backend 25 class StaticInst(implicit p: Parameters) extends XSBundle { 26 val instr = UInt(32.W) 27 val pc = UInt(VAddrBits.W) 28 val foldpc = UInt(MemPredPCWidth.W) 29 val exceptionVec = ExceptionVec() 30 val trigger = new TriggerCf 31 val preDecodeInfo = new PreDecodeInfo 32 val pred_taken = Bool() 33 val crossPageIPFFix = Bool() 34 val ftqPtr = new FtqPtr 35 val ftqOffset = UInt(log2Up(PredictWidth).W) 36 37 def connectCtrlFlow(source: CtrlFlow): Unit = { 38 this.instr := source.instr 39 this.pc := source.pc 40 this.foldpc := source.foldpc 41 this.exceptionVec := source.exceptionVec 42 this.trigger := source.trigger 43 this.preDecodeInfo := source.pd 44 this.pred_taken := source.pred_taken 45 this.crossPageIPFFix := source.crossPageIPFFix 46 this.ftqPtr := source.ftqPtr 47 this.ftqOffset := source.ftqOffset 48 } 49 } 50 51 // StaticInst --[Decode]--> DecodedInst 52 class DecodedInst(implicit p: Parameters) extends XSBundle { 53 def numSrc = backendParams.numSrc 54 // passed from StaticInst 55 val instr = UInt(32.W) 56 val pc = UInt(VAddrBits.W) 57 val foldpc = UInt(MemPredPCWidth.W) 58 val exceptionVec = ExceptionVec() 59 val trigger = new TriggerCf 60 val preDecodeInfo = new PreDecodeInfo 61 val pred_taken = Bool() 62 val crossPageIPFFix = Bool() 63 val ftqPtr = new FtqPtr 64 val ftqOffset = UInt(log2Up(PredictWidth).W) 65 // decoded 66 val srcType = Vec(numSrc, SrcType()) 67 val lsrc = Vec(numSrc, UInt(6.W)) 68 val ldest = UInt(6.W) 69 val fuType = FuType() 70 val fuOpType = FuOpType() 71 val rfWen = Bool() 72 val fpWen = Bool() 73 val vecWen = Bool() 74 val isXSTrap = Bool() 75 val waitForward = Bool() // no speculate execution 76 val blockBackward = Bool() 77 val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 78 val selImm = SelImm() 79 val imm = UInt(ImmUnion.maxLen.W) 80 val fpu = new FPUCtrlSignals 81 val vpu = new VPUCtrlSignals 82 val isMove = Bool() 83 val uopIdx = UInt(5.W) 84 val uopSplitType = UopSplitType() 85 val isVset = Bool() 86 val firstUop = Bool() 87 val lastUop = Bool() 88 val numUops = UInt(log2Up(MaxUopSize).W) // rob need this 89 val commitType = CommitType() // Todo: remove it 90 91 private def allSignals = srcType.take(3) ++ Seq(fuType, fuOpType, rfWen, fpWen, vecWen, 92 isXSTrap, waitForward, blockBackward, flushPipe, uopSplitType, selImm) 93 94 def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): DecodedInst = { 95 val decoder: Seq[UInt] = ListLookup( 96 inst, XDecode.decodeDefault.map(bitPatToUInt), 97 table.map{ case (pat, pats) => (pat, pats.map(bitPatToUInt)) }.toArray 98 ) 99 allSignals zip decoder foreach { case (s, d) => s := d } 100 this 101 } 102 103 def isSoftPrefetch: Bool = { 104 fuType === FuType.alu.U && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U 105 } 106 107 def connectStaticInst(source: StaticInst): Unit = { 108 for ((name, data) <- this.elements) { 109 if (source.elements.contains(name)) { 110 data := source.elements(name) 111 } 112 } 113 } 114 } 115 116 // DecodedInst --[Rename]--> DynInst 117 class DynInst(implicit p: Parameters) extends XSBundle { 118 def numSrc = backendParams.numSrc 119 // passed from StaticInst 120 val instr = UInt(32.W) 121 val pc = UInt(VAddrBits.W) 122 val foldpc = UInt(MemPredPCWidth.W) 123 val exceptionVec = ExceptionVec() 124 val trigger = new TriggerCf 125 val preDecodeInfo = new PreDecodeInfo 126 val pred_taken = Bool() 127 val crossPageIPFFix = Bool() 128 val ftqPtr = new FtqPtr 129 val ftqOffset = UInt(log2Up(PredictWidth).W) 130 // passed from DecodedInst 131 val srcType = Vec(numSrc, SrcType()) 132 val lsrc = Vec(numSrc, UInt(6.W)) 133 val ldest = UInt(6.W) 134 val fuType = FuType() 135 val fuOpType = FuOpType() 136 val rfWen = Bool() 137 val fpWen = Bool() 138 val vecWen = Bool() 139 val isXSTrap = Bool() 140 val waitForward = Bool() // no speculate execution 141 val blockBackward = Bool() 142 val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 143 val selImm = SelImm() 144 val imm = UInt(XLEN.W) // Todo: check if it need minimized 145 val fpu = new FPUCtrlSignals 146 val vpu = new VPUCtrlSignals 147 val isMove = Bool() 148 val uopIdx = UInt(5.W) 149 val isVset = Bool() 150 val firstUop = Bool() 151 val lastUop = Bool() 152 val numUops = UInt(log2Up(MaxUopSize).W) // rob need this 153 val commitType = CommitType() 154 // rename 155 val srcState = Vec(numSrc, SrcState()) 156 val psrc = Vec(numSrc, UInt(PhyRegIdxWidth.W)) 157 val pdest = UInt(PhyRegIdxWidth.W) 158 val oldPdest = UInt(PhyRegIdxWidth.W) 159 val robIdx = new RobPtr 160 161 val eliminatedMove = Bool() 162 val debugInfo = new PerfDebugInfo 163 val storeSetHit = Bool() // inst has been allocated an store set 164 val waitForRobIdx = new RobPtr // store set predicted previous store robIdx 165 // Load wait is needed 166 // load inst will not be executed until former store (predicted by mdp) addr calcuated 167 val loadWaitBit = Bool() 168 // If (loadWaitBit && loadWaitStrict), strict load wait is needed 169 // load inst will not be executed until ALL former store addr calcuated 170 val loadWaitStrict = Bool() 171 val ssid = UInt(SSIDWidth.W) 172 // Todo 173 val lqIdx = new LqPtr 174 val sqIdx = new SqPtr 175 // debug module 176 val singleStep = Bool() 177 // schedule 178 val replayInst = Bool() 179 180 def isLUI: Bool = this.fuType === FuType.alu.U && this.selImm === SelImm.IMM_U 181 def isWFI: Bool = this.fuType === FuType.csr.U && fuOpType === CSROpType.wfi 182 183 def isSvinvalBegin(flush: Bool) = FuType.isFence(fuType) && fuOpType === FenceOpType.nofence && !flush 184 def isSvinval(flush: Bool) = FuType.isFence(fuType) && fuOpType === FenceOpType.sfence && !flush 185 def isSvinvalEnd(flush: Bool) = FuType.isFence(fuType) && fuOpType === FenceOpType.nofence && flush 186 187 def srcIsReady: Vec[Bool] = { 188 VecInit(this.srcType.zip(this.srcState).map { 189 case (t, s) => SrcType.isNotReg(t) || SrcState.isReady(s) 190 }) 191 } 192 193 def clearExceptions( 194 exceptionBits: Seq[Int] = Seq(), 195 flushPipe : Boolean = false, 196 replayInst : Boolean = false 197 ): DynInst = { 198 this.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B) 199 if (!flushPipe) { this.flushPipe := false.B } 200 if (!replayInst) { this.replayInst := false.B } 201 this 202 } 203 204 def needWriteRf: Bool = (rfWen && ldest =/= 0.U) || fpWen || vecWen 205 } 206 207 trait BundleSource { 208 var wakeupSource = "undefined" 209 var idx = 0 210 } 211 212 class IssueQueueWakeUpBundle(pregIdxWidth: Int, wakeupSourceStr: String) extends Bundle with BundleSource { 213 val rfWen = Bool() 214 val fpWen = Bool() 215 val vecWen = Bool() 216 val pdest = UInt(pregIdxWidth.W) 217 218 this.wakeupSource = wakeupSourceStr 219 220 var exuIdx = -1 221 222 def this(pregIdxWidth: Int) = { 223 this(pregIdxWidth, "undefined") 224 } 225 226 def this(wakeupSource: String)(implicit p: Parameters) = { 227 this(p(XSCoreParamsKey).PregIdxWidthMax, wakeupSource) 228 val exuParams = p(XSCoreParamsKey).backendParams.allExuParams 229 this.exuIdx = exuParams.find(_.name == wakeupSource).get.exuIdx 230 } 231 232 /** 233 * @param successor Seq[(psrc, srcType)] 234 * @return Seq[if wakeup psrc] 235 */ 236 def wakeUp(successor: Seq[(UInt, UInt)], valid: Bool): Seq[Bool]= { 237 successor.map { case (thatPsrc, srcType) => 238 val pdestMatch = pdest === thatPsrc 239 pdestMatch && ( 240 SrcType.isFp(srcType) && this.fpWen || 241 SrcType.isXp(srcType) && this.rfWen || 242 SrcType.isVp(srcType) && this.vecWen 243 ) && valid 244 } 245 } 246 247 def fromExuInput(exuInput: ExuInput): Unit = { 248 this.rfWen := exuInput.rfWen.getOrElse(false.B) 249 this.fpWen := exuInput.fpWen.getOrElse(false.B) 250 this.vecWen := exuInput.vecWen.getOrElse(false.B) 251 this.pdest := exuInput.pdest 252 253 this.wakeupSource = exuInput.params.name 254 } 255 } 256 257 class VPUCtrlSignals(implicit p: Parameters) extends XSBundle { 258 // vtype 259 val vill = Bool() 260 val vma = Bool() // 1: agnostic, 0: undisturbed 261 val vta = Bool() // 1: agnostic, 0: undisturbed 262 val vsew = VSew() 263 val vlmul = VLmul() // 1/8~8 --> -3~3 264 265 val vm = Bool() // 0: need v0.t 266 val vstart = Vl() 267 268 // float rounding mode 269 val frm = Frm() 270 // vector fix int rounding mode 271 val vxrm = Vxrm() 272 // vector uop index, exclude other non-vector uop 273 val vuopIdx = UopIdx() 274 // maybe used if data dependancy 275 val vmask = UInt(MaskSrcData().dataWidth.W) 276 val vl = Vl() 277 278 // vector load/store 279 val nf = Nf() 280 281 val needScalaSrc = Bool() 282 val permImmTruncate = Bool() // opivi 283 284 val isReverse = Bool() // vrsub, vrdiv 285 val isExt = Bool() 286 val isNarrow = Bool() 287 val isDstMask = Bool() // vvm, vvvm, mmm 288 val isMove = Bool() // vmv.s.x, vmv.v.v, vmv.v.x, vmv.v.i 289 290 def vtype: VType = { 291 val res = Wire(VType()) 292 res.illegal := this.vill 293 res.vma := this.vma 294 res.vta := this.vta 295 res.vsew := this.vsew 296 res.vlmul := this.vlmul 297 res 298 } 299 300 def vconfig: VConfig = { 301 val res = Wire(VConfig()) 302 res.vtype := this.vtype 303 res.vl := this.vl 304 res 305 } 306 } 307 308 // DynInst --[IssueQueue]--> DataPath 309 class IssueQueueIssueBundle( 310 iqParams: IssueBlockParams, 311 exuParams: ExeUnitParams, 312 addrWidth: Int, 313 vaddrBits: Int 314 )(implicit 315 p: Parameters 316 ) extends Bundle { 317 private val rfReadDataCfgSet: Seq[Set[DataConfig]] = exuParams.getRfReadDataCfgSet 318 319 val rf: MixedVec[MixedVec[RfReadPortWithConfig]] = Flipped(MixedVec( 320 rfReadDataCfgSet.map((set: Set[DataConfig]) => 321 MixedVec(set.map((x: DataConfig) => new RfReadPortWithConfig(x, addrWidth)).toSeq) 322 ) 323 )) 324 325 val bypass = new Bundle { 326 val exuOH = ExuOH() 327 } 328 329 val srcType = Vec(exuParams.numRegSrc, SrcType()) // used to select imm or reg data 330 val immType = SelImm() // used to select imm extractor 331 val common = new ExuInput(exuParams) 332 val jmp = if (exuParams.needPc) Some(Flipped(new IssueQueueJumpBundle)) else None 333 val addrOH = UInt(iqParams.numEntries.W) 334 335 def getSource: SchedulerType = exuParams.getWBSource 336 def getIntWbBusyBundle = common.rfWen.toSeq 337 def getVfWbBusyBundle = common.getVfWen.toSeq 338 def getIntRfReadBundle: Seq[RfReadPortWithConfig] = rf.flatten.filter(_.readInt) 339 def getVfRfReadBundle: Seq[RfReadPortWithConfig] = rf.flatten.filter(_.readVf) 340 } 341 342 class OGRespBundle(implicit p:Parameters, params: IssueBlockParams) extends XSBundle { 343 val issueQueueParams = this.params 344 val og0resp = Valid(new StatusArrayDeqRespBundle) 345 val og1resp = Valid(new StatusArrayDeqRespBundle) 346 } 347 348 class fuBusyRespBundle(implicit p: Parameters, params: IssueBlockParams) extends Bundle { 349 val respType = RSFeedbackType() // update credit if needs replay 350 val rfWen = Bool() // TODO: use params to identify IntWB/VfWB 351 val fuType = FuType() 352 } 353 354 class WbFuBusyTableWriteBundle(val params: ExeUnitParams)(implicit p: Parameters) extends XSBundle { 355 private val intCertainLat = params.intLatencyCertain 356 private val vfCertainLat = params.vfLatencyCertain 357 private val intLat = params.intLatencyValMax 358 private val vfLat = params.vfLatencyValMax 359 360 val intWbBusyTable = OptionWrapper(intCertainLat, UInt((intLat + 1).W)) 361 val vfWbBusyTable = OptionWrapper(vfCertainLat, UInt((vfLat + 1).W)) 362 val intDeqRespSet = OptionWrapper(intCertainLat, UInt((intLat + 1).W)) 363 val vfDeqRespSet = OptionWrapper(vfCertainLat, UInt((vfLat + 1).W)) 364 } 365 366 class WbFuBusyTableReadBundle(val params: ExeUnitParams)(implicit p: Parameters) extends XSBundle { 367 private val intCertainLat = params.intLatencyCertain 368 private val vfCertainLat = params.vfLatencyCertain 369 private val intLat = params.intLatencyValMax 370 private val vfLat = params.vfLatencyValMax 371 372 val intWbBusyTable = OptionWrapper(intCertainLat, UInt((intLat + 1).W)) 373 val vfWbBusyTable = OptionWrapper(vfCertainLat, UInt((vfLat + 1).W)) 374 } 375 376 class WbConflictBundle(val params: ExeUnitParams)(implicit p: Parameters) extends XSBundle { 377 private val intCertainLat = params.intLatencyCertain 378 private val vfCertainLat = params.vfLatencyCertain 379 380 val intConflict = OptionWrapper(intCertainLat, Bool()) 381 val vfConflict = OptionWrapper(vfCertainLat, Bool()) 382 } 383 384 // DataPath --[ExuInput]--> Exu 385 class ExuInput(val params: ExeUnitParams)(implicit p: Parameters) extends XSBundle { 386 val fuType = FuType() 387 val fuOpType = FuOpType() 388 val src = Vec(params.numRegSrc, UInt(params.dataBitsMax.W)) 389 val imm = UInt(XLEN.W) 390 val robIdx = new RobPtr 391 val iqIdx = UInt(log2Up(MemIQSizeMax).W)// Only used by store yet 392 val isFirstIssue = Bool() // Only used by store yet 393 val pdest = UInt(params.wbPregIdxWidth.W) 394 val rfWen = if (params.writeIntRf) Some(Bool()) else None 395 val fpWen = if (params.writeFpRf) Some(Bool()) else None 396 val vecWen = if (params.writeVecRf) Some(Bool()) else None 397 val fpu = if (params.needFPUCtrl) Some(new FPUCtrlSignals) else None 398 val vpu = if (params.needVPUCtrl) Some(new VPUCtrlSignals) else None 399 val flushPipe = if (params.flushPipe) Some(Bool()) else None 400 val pc = if (params.needPc) Some(UInt(VAddrData().dataWidth.W)) else None 401 val jalrTarget = if (params.hasJmpFu) Some(UInt(VAddrData().dataWidth.W)) else None 402 val preDecode = if (params.hasPredecode) Some(new PreDecodeInfo) else None 403 val ftqIdx = if (params.needPc || params.replayInst) 404 Some(new FtqPtr) else None 405 val ftqOffset = if (params.needPc || params.replayInst) 406 Some(UInt(log2Up(PredictWidth).W)) else None 407 val predictInfo = if (params.hasPredecode) Some(new Bundle { 408 val target = UInt(VAddrData().dataWidth.W) 409 val taken = Bool() 410 }) else None 411 val sqIdx = if (params.hasMemAddrFu || params.hasStdFu) Some(new SqPtr) else None 412 val lqIdx = if (params.hasMemAddrFu) Some(new LqPtr) else None 413 414 def getVfWen = { 415 if (params.writeFpRf) this.fpWen 416 else if(params.writeVecRf) this.vecWen 417 else None 418 } 419 420 def fromIssueBundle(source: IssueQueueIssueBundle): Unit = { 421 // src is assigned to rfReadData 422 this.fuType := source.common.fuType 423 this.fuOpType := source.common.fuOpType 424 this.imm := source.common.imm 425 this.robIdx := source.common.robIdx 426 this.pdest := source.common.pdest 427 this.isFirstIssue := source.common.isFirstIssue // Only used by mem debug log 428 this.iqIdx := source.common.iqIdx // Only used by mem feedback 429 this.rfWen .foreach(_ := source.common.rfWen.get) 430 this.fpWen .foreach(_ := source.common.fpWen.get) 431 this.vecWen .foreach(_ := source.common.vecWen.get) 432 this.fpu .foreach(_ := source.common.fpu.get) 433 this.vpu .foreach(_ := source.common.vpu.get) 434 this.flushPipe .foreach(_ := source.common.flushPipe.get) 435 this.pc .foreach(_ := source.jmp.get.pc) 436 this.jalrTarget .foreach(_ := source.jmp.get.target) 437 this.preDecode .foreach(_ := source.common.preDecode.get) 438 this.ftqIdx .foreach(_ := source.common.ftqIdx.get) 439 this.ftqOffset .foreach(_ := source.common.ftqOffset.get) 440 this.predictInfo .foreach(_ := source.common.predictInfo.get) 441 this.lqIdx .foreach(_ := source.common.lqIdx.get) 442 this.sqIdx .foreach(_ := source.common.sqIdx.get) 443 } 444 } 445 446 // ExuInput --[FuncUnit]--> ExuOutput 447 class ExuOutput( 448 val params: ExeUnitParams, 449 )(implicit 450 val p: Parameters 451 ) extends Bundle with BundleSource with HasXSParameter { 452 val data = UInt(params.dataBitsMax.W) 453 val pdest = UInt(params.wbPregIdxWidth.W) 454 val robIdx = new RobPtr 455 val intWen = if (params.writeIntRf) Some(Bool()) else None 456 val fpWen = if (params.writeFpRf) Some(Bool()) else None 457 val vecWen = if (params.writeVecRf) Some(Bool()) else None 458 val redirect = if (params.hasRedirect) Some(ValidIO(new Redirect)) else None 459 val fflags = if (params.writeFflags) Some(UInt(5.W)) else None 460 val vxsat = if (params.writeVxsat) Some(Bool()) else None 461 val exceptionVec = if (params.exceptionOut.nonEmpty) Some(ExceptionVec()) else None 462 val flushPipe = if (params.flushPipe) Some(Bool()) else None 463 val replay = if (params.replayInst) Some(Bool()) else None 464 val lqIdx = if (params.hasLoadFu) Some(new LqPtr()) else None 465 val sqIdx = if (params.hasStoreAddrFu || params.hasStdFu) 466 Some(new SqPtr()) else None 467 val ftqIdx = if (params.needPc || params.replayInst) 468 Some(new FtqPtr) else None 469 val ftqOffset = if (params.needPc || params.replayInst) 470 Some(UInt(log2Up(PredictWidth).W)) else None 471 // uop info 472 val predecodeInfo = if(params.hasPredecode) Some(new PreDecodeInfo) else None 473 val debug = new DebugBundle 474 val debugInfo = new PerfDebugInfo 475 } 476 477 // ExuOutput + DynInst --> WriteBackBundle 478 class WriteBackBundle(val params: WbConfig)(implicit p: Parameters) extends Bundle with BundleSource { 479 val rfWen = Bool() 480 val fpWen = Bool() 481 val vecWen = Bool() 482 val pdest = UInt(params.pregIdxWidth.W) 483 val data = UInt(params.dataWidth.W) 484 val robIdx = new RobPtr()(p) 485 val flushPipe = Bool() 486 val replayInst = Bool() 487 val redirect = ValidIO(new Redirect) 488 val fflags = UInt(5.W) 489 val vxsat = Bool() 490 val exceptionVec = ExceptionVec() 491 val debug = new DebugBundle 492 val debugInfo = new PerfDebugInfo 493 494 this.wakeupSource = s"WB(${params.toString})" 495 496 def fromExuOutput(source: ExuOutput) = { 497 this.rfWen := source.intWen.getOrElse(false.B) 498 this.fpWen := source.fpWen.getOrElse(false.B) 499 this.vecWen := source.vecWen.getOrElse(false.B) 500 this.pdest := source.pdest 501 this.data := source.data 502 this.robIdx := source.robIdx 503 this.flushPipe := source.flushPipe.getOrElse(false.B) 504 this.replayInst := source.replay.getOrElse(false.B) 505 this.redirect := source.redirect.getOrElse(0.U.asTypeOf(this.redirect)) 506 this.fflags := source.fflags.getOrElse(0.U.asTypeOf(this.fflags)) 507 this.vxsat := source.vxsat.getOrElse(0.U.asTypeOf(this.vxsat)) 508 this.exceptionVec := source.exceptionVec.getOrElse(0.U.asTypeOf(this.exceptionVec)) 509 this.debug := source.debug 510 this.debugInfo := source.debugInfo 511 } 512 513 def asIntRfWriteBundle(fire: Bool): RfWritePortWithConfig = { 514 val rfWrite = Wire(Output(new RfWritePortWithConfig(this.params.dataCfg, this.params.pregIdxWidth))) 515 rfWrite.wen := this.rfWen && fire 516 rfWrite.addr := this.pdest 517 rfWrite.data := this.data 518 rfWrite.intWen := this.rfWen 519 rfWrite.fpWen := false.B 520 rfWrite.vecWen := false.B 521 rfWrite 522 } 523 524 def asVfRfWriteBundle(fire: Bool): RfWritePortWithConfig = { 525 val rfWrite = Wire(Output(new RfWritePortWithConfig(this.params.dataCfg, this.params.pregIdxWidth))) 526 rfWrite.wen := (this.fpWen || this.vecWen) && fire 527 rfWrite.addr := this.pdest 528 rfWrite.data := this.data 529 rfWrite.intWen := false.B 530 rfWrite.fpWen := this.fpWen 531 rfWrite.vecWen := this.vecWen 532 rfWrite 533 } 534 } 535 536 class ExceptionInfo extends Bundle { 537 val pc = UInt(VAddrData().dataWidth.W) 538 val instr = UInt(32.W) 539 val commitType = CommitType() 540 val exceptionVec = ExceptionVec() 541 val singleStep = Bool() 542 val crossPageIPFFix = Bool() 543 val isInterrupt = Bool() 544 } 545 546 object UopIdx { 547 def apply()(implicit p: Parameters): UInt = UInt(log2Up(p(XSCoreParamsKey).MaxUopSize + 1).W) 548 } 549 550 object FuLatency { 551 def apply(): UInt = UInt(width.W) 552 553 def width = 4 // 0~15 // Todo: assosiate it with FuConfig 554 } 555 556 object ExuOH { 557 def apply(exuNum: Int): Vec[Bool] = Vec(exuNum, Bool()) 558 559 def apply()(implicit p: Parameters): Vec[Bool] = Vec(width, Bool()) 560 561 def width(implicit p: Parameters): Int = p(XSCoreParamsKey).backendParams.numExu 562 } 563 564 class MemExuInput(isVector: Boolean = false)(implicit p: Parameters) extends XSBundle { 565 val uop = new DynInst 566 val src = if (isVector) Vec(5, UInt(VLEN.W)) else Vec(3, UInt(XLEN.W)) 567 val iqIdx = UInt(log2Up(MemIQSizeMax).W) 568 val isFirstIssue = Bool() 569 } 570 571 class MemExuOutput(isVector: Boolean = false)(implicit p: Parameters) extends XSBundle { 572 val uop = new DynInst 573 val data = if (isVector) UInt(VLEN.W) else UInt(XLEN.W) 574 val debug = new DebugBundle 575 } 576 577 class MemMicroOpRbExt(implicit p: Parameters) extends XSBundle { 578 val uop = new DynInst 579 val flag = UInt(1.W) 580 } 581} 582