1package xiangshan.backend 2 3import org.chipsalliance.cde.config.Parameters 4import chisel3._ 5import chisel3.util.BitPat.bitPatToUInt 6import chisel3.util._ 7import utils.BundleUtils.makeValid 8import utils.OptionWrapper 9import xiangshan._ 10import xiangshan.backend.datapath.DataConfig._ 11import xiangshan.backend.datapath.DataSource 12import xiangshan.backend.datapath.WbConfig.PregWB 13import xiangshan.backend.decode.{ImmUnion, XDecode} 14import xiangshan.backend.exu.ExeUnitParams 15import xiangshan.backend.fu.FuType 16import xiangshan.backend.fu.fpu.Bundles.Frm 17import xiangshan.backend.fu.vector.Bundles._ 18import xiangshan.backend.issue.{IssueBlockParams, IssueQueueDeqRespBundle, IssueQueueJumpBundle, SchedulerType, EntryDeqRespBundle} 19import xiangshan.backend.regfile.{RfReadPortWithConfig, RfWritePortWithConfig} 20import xiangshan.backend.rob.RobPtr 21import xiangshan.frontend._ 22import xiangshan.mem.{LqPtr, SqPtr} 23 24object Bundles { 25 26 // frontend -> backend 27 class StaticInst(implicit p: Parameters) extends XSBundle { 28 val instr = UInt(32.W) 29 val pc = UInt(VAddrBits.W) 30 val foldpc = UInt(MemPredPCWidth.W) 31 val exceptionVec = ExceptionVec() 32 val trigger = new TriggerCf 33 val preDecodeInfo = new PreDecodeInfo 34 val pred_taken = Bool() 35 val crossPageIPFFix = Bool() 36 val ftqPtr = new FtqPtr 37 val ftqOffset = UInt(log2Up(PredictWidth).W) 38 39 def connectCtrlFlow(source: CtrlFlow): Unit = { 40 this.instr := source.instr 41 this.pc := source.pc 42 this.foldpc := source.foldpc 43 this.exceptionVec := source.exceptionVec 44 this.trigger := source.trigger 45 this.preDecodeInfo := source.pd 46 this.pred_taken := source.pred_taken 47 this.crossPageIPFFix := source.crossPageIPFFix 48 this.ftqPtr := source.ftqPtr 49 this.ftqOffset := source.ftqOffset 50 } 51 } 52 53 // StaticInst --[Decode]--> DecodedInst 54 class DecodedInst(implicit p: Parameters) extends XSBundle { 55 def numSrc = backendParams.numSrc 56 // passed from StaticInst 57 val instr = UInt(32.W) 58 val pc = UInt(VAddrBits.W) 59 val foldpc = UInt(MemPredPCWidth.W) 60 val exceptionVec = ExceptionVec() 61 val trigger = new TriggerCf 62 val preDecodeInfo = new PreDecodeInfo 63 val pred_taken = Bool() 64 val crossPageIPFFix = Bool() 65 val ftqPtr = new FtqPtr 66 val ftqOffset = UInt(log2Up(PredictWidth).W) 67 // decoded 68 val srcType = Vec(numSrc, SrcType()) 69 val lsrc = Vec(numSrc, UInt(6.W)) 70 val ldest = UInt(6.W) 71 val fuType = FuType() 72 val fuOpType = FuOpType() 73 val rfWen = Bool() 74 val fpWen = Bool() 75 val vecWen = Bool() 76 val isXSTrap = Bool() 77 val waitForward = Bool() // no speculate execution 78 val blockBackward = Bool() 79 val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 80 val canRobCompress = Bool() 81 val selImm = SelImm() 82 val imm = UInt(ImmUnion.maxLen.W) 83 val fpu = new FPUCtrlSignals 84 val vpu = new VPUCtrlSignals 85 val wfflags = Bool() 86 val isMove = Bool() 87 val uopIdx = UInt(5.W) 88 val uopSplitType = UopSplitType() 89 val isVset = Bool() 90 val firstUop = Bool() 91 val lastUop = Bool() 92 val numUops = UInt(log2Up(MaxUopSize).W) // rob need this 93 val commitType = CommitType() // Todo: remove it 94 95 private def allSignals = srcType.take(3) ++ Seq(fuType, fuOpType, rfWen, fpWen, vecWen, 96 isXSTrap, waitForward, blockBackward, flushPipe, canRobCompress, uopSplitType, selImm) 97 98 def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): DecodedInst = { 99 val decoder: Seq[UInt] = ListLookup( 100 inst, XDecode.decodeDefault.map(bitPatToUInt), 101 table.map{ case (pat, pats) => (pat, pats.map(bitPatToUInt)) }.toArray 102 ) 103 allSignals zip decoder foreach { case (s, d) => s := d } 104 this 105 } 106 107 def isSoftPrefetch: Bool = { 108 fuType === FuType.alu.U && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U 109 } 110 111 def connectStaticInst(source: StaticInst): Unit = { 112 for ((name, data) <- this.elements) { 113 if (source.elements.contains(name)) { 114 data := source.elements(name) 115 } 116 } 117 } 118 } 119 120 // DecodedInst --[Rename]--> DynInst 121 class DynInst(implicit p: Parameters) extends XSBundle { 122 def numSrc = backendParams.numSrc 123 // passed from StaticInst 124 val instr = UInt(32.W) 125 val pc = UInt(VAddrBits.W) 126 val foldpc = UInt(MemPredPCWidth.W) 127 val exceptionVec = ExceptionVec() 128 val trigger = new TriggerCf 129 val preDecodeInfo = new PreDecodeInfo 130 val pred_taken = Bool() 131 val crossPageIPFFix = Bool() 132 val ftqPtr = new FtqPtr 133 val ftqOffset = UInt(log2Up(PredictWidth).W) 134 // passed from DecodedInst 135 val srcType = Vec(numSrc, SrcType()) 136 val lsrc = Vec(numSrc, UInt(6.W)) 137 val ldest = UInt(6.W) 138 val fuType = FuType() 139 val fuOpType = FuOpType() 140 val rfWen = Bool() 141 val fpWen = Bool() 142 val vecWen = Bool() 143 val isXSTrap = Bool() 144 val waitForward = Bool() // no speculate execution 145 val blockBackward = Bool() 146 val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 147 val canRobCompress = Bool() 148 val selImm = SelImm() 149 val imm = UInt(XLEN.W) // Todo: check if it need minimized 150 val fpu = new FPUCtrlSignals 151 val vpu = new VPUCtrlSignals 152 val wfflags = Bool() 153 val isMove = Bool() 154 val uopIdx = UInt(5.W) 155 val isVset = Bool() 156 val firstUop = Bool() 157 val lastUop = Bool() 158 val numUops = UInt(log2Up(MaxUopSize).W) // rob need this 159 val commitType = CommitType() 160 // rename 161 val srcState = Vec(numSrc, SrcState()) 162 val dataSource = Vec(numSrc, DataSource()) 163 val l1ExuOH = Vec(numSrc, ExuOH()) 164 val psrc = Vec(numSrc, UInt(PhyRegIdxWidth.W)) 165 val pdest = UInt(PhyRegIdxWidth.W) 166 val robIdx = new RobPtr 167 val instrSize = UInt(log2Ceil(RenameWidth + 1).W) 168 val dirtyFs = Bool() 169 170 val eliminatedMove = Bool() 171 // Take snapshot at this CFI inst 172 val snapshot = Bool() 173 val debugInfo = new PerfDebugInfo 174 val storeSetHit = Bool() // inst has been allocated an store set 175 val waitForRobIdx = new RobPtr // store set predicted previous store robIdx 176 // Load wait is needed 177 // load inst will not be executed until former store (predicted by mdp) addr calcuated 178 val loadWaitBit = Bool() 179 // If (loadWaitBit && loadWaitStrict), strict load wait is needed 180 // load inst will not be executed until ALL former store addr calcuated 181 val loadWaitStrict = Bool() 182 val ssid = UInt(SSIDWidth.W) 183 // Todo 184 val lqIdx = new LqPtr 185 val sqIdx = new SqPtr 186 // debug module 187 val singleStep = Bool() 188 // schedule 189 val replayInst = Bool() 190 191 def isLUI: Bool = this.fuType === FuType.alu.U && (this.selImm === SelImm.IMM_U || this.selImm === SelImm.IMM_LUI32) 192 def isLUI32: Bool = this.fuType === FuType.alu.U && this.selImm === SelImm.IMM_LUI32 193 def isWFI: Bool = this.fuType === FuType.csr.U && fuOpType === CSROpType.wfi 194 195 def isSvinvalBegin(flush: Bool) = FuType.isFence(fuType) && fuOpType === FenceOpType.nofence && !flush 196 def isSvinval(flush: Bool) = FuType.isFence(fuType) && fuOpType === FenceOpType.sfence && !flush 197 def isSvinvalEnd(flush: Bool) = FuType.isFence(fuType) && fuOpType === FenceOpType.nofence && flush 198 199 def srcIsReady: Vec[Bool] = { 200 VecInit(this.srcType.zip(this.srcState).map { 201 case (t, s) => SrcType.isNotReg(t) || SrcState.isReady(s) 202 }) 203 } 204 205 def clearExceptions( 206 exceptionBits: Seq[Int] = Seq(), 207 flushPipe : Boolean = false, 208 replayInst : Boolean = false 209 ): DynInst = { 210 this.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B) 211 if (!flushPipe) { this.flushPipe := false.B } 212 if (!replayInst) { this.replayInst := false.B } 213 this 214 } 215 216 def needWriteRf: Bool = (rfWen && ldest =/= 0.U) || fpWen || vecWen 217 } 218 219 trait BundleSource { 220 var wakeupSource = "undefined" 221 var idx = 0 222 } 223 224 /** 225 * 226 * @param pregIdxWidth index width of preg 227 * @param exuIndices exu indices of wakeup bundle 228 */ 229 sealed abstract class IssueQueueWakeUpBaseBundle(pregIdxWidth: Int, val exuIndices: Seq[Int]) extends Bundle { 230 val rfWen = Bool() 231 val fpWen = Bool() 232 val vecWen = Bool() 233 val pdest = UInt(pregIdxWidth.W) 234 235 /** 236 * @param successor Seq[(psrc, srcType)] 237 * @return Seq[if wakeup psrc] 238 */ 239 def wakeUp(successor: Seq[(UInt, UInt)], valid: Bool): Seq[Bool] = { 240 successor.map { case (thatPsrc, srcType) => 241 val pdestMatch = pdest === thatPsrc 242 pdestMatch && ( 243 SrcType.isFp(srcType) && this.fpWen || 244 SrcType.isXp(srcType) && this.rfWen || 245 SrcType.isVp(srcType) && this.vecWen 246 ) && valid 247 } 248 } 249 250 def hasOnlyOneSource: Boolean = exuIndices.size == 1 251 252 def hasMultiSources: Boolean = exuIndices.size > 1 253 254 def isWBWakeUp = this.isInstanceOf[IssueQueueWBWakeUpBundle] 255 256 def isIQWakeUp = this.isInstanceOf[IssueQueueIQWakeUpBundle] 257 258 def exuIdx: Int = { 259 require(hasOnlyOneSource) 260 this.exuIndices.head 261 } 262 } 263 264 class IssueQueueWBWakeUpBundle(exuIndices: Seq[Int], backendParams: BackendParams) extends IssueQueueWakeUpBaseBundle(backendParams.pregIdxWidth, exuIndices) { 265 266 } 267 268 class IssueQueueIQWakeUpBundle(exuIdx: Int, backendParams: BackendParams) extends IssueQueueWakeUpBaseBundle(backendParams.pregIdxWidth, Seq(exuIdx)) { 269 val loadDependency = Vec(backendParams.LduCnt + backendParams.HyuCnt, UInt(3.W)) 270 def fromExuInput(exuInput: ExuInput, l2ExuVecs: Vec[UInt]): Unit = { 271 this.rfWen := exuInput.rfWen.getOrElse(false.B) 272 this.fpWen := exuInput.fpWen.getOrElse(false.B) 273 this.vecWen := exuInput.vecWen.getOrElse(false.B) 274 this.pdest := exuInput.pdest 275 } 276 277 def fromExuInput(exuInput: ExuInput): Unit = { 278 this.rfWen := exuInput.rfWen.getOrElse(false.B) 279 this.fpWen := exuInput.fpWen.getOrElse(false.B) 280 this.vecWen := exuInput.vecWen.getOrElse(false.B) 281 this.pdest := exuInput.pdest 282 } 283 } 284 285 class VPUCtrlSignals(implicit p: Parameters) extends XSBundle { 286 // vtype 287 val vill = Bool() 288 val vma = Bool() // 1: agnostic, 0: undisturbed 289 val vta = Bool() // 1: agnostic, 0: undisturbed 290 val vsew = VSew() 291 val vlmul = VLmul() // 1/8~8 --> -3~3 292 293 val vm = Bool() // 0: need v0.t 294 val vstart = Vl() 295 296 // float rounding mode 297 val frm = Frm() 298 // scalar float instr and vector float reduction 299 val fpu = Fpu() 300 // vector fix int rounding mode 301 val vxrm = Vxrm() 302 // vector uop index, exclude other non-vector uop 303 val vuopIdx = UopIdx() 304 // maybe used if data dependancy 305 val vmask = UInt(MaskSrcData().dataWidth.W) 306 val vl = Vl() 307 308 // vector load/store 309 val nf = Nf() 310 311 val needScalaSrc = Bool() 312 313 val isReverse = Bool() // vrsub, vrdiv 314 val isExt = Bool() 315 val isNarrow = Bool() 316 val isDstMask = Bool() // vvm, vvvm, mmm 317 val isOpMask = Bool() // vmand, vmnand 318 val isMove = Bool() // vmv.s.x, vmv.v.v, vmv.v.x, vmv.v.i 319 320 def vtype: VType = { 321 val res = Wire(VType()) 322 res.illegal := this.vill 323 res.vma := this.vma 324 res.vta := this.vta 325 res.vsew := this.vsew 326 res.vlmul := this.vlmul 327 res 328 } 329 330 def vconfig: VConfig = { 331 val res = Wire(VConfig()) 332 res.vtype := this.vtype 333 res.vl := this.vl 334 res 335 } 336 } 337 338 // DynInst --[IssueQueue]--> DataPath 339 class IssueQueueIssueBundle( 340 iqParams: IssueBlockParams, 341 val exuParams: ExeUnitParams, 342 )(implicit 343 p: Parameters 344 ) extends Bundle { 345 private val rfReadDataCfgSet: Seq[Set[DataConfig]] = exuParams.getRfReadDataCfgSet 346 // check which set both have fp and vec and remove fp 347 private val rfReadDataCfgSetFilterFp = rfReadDataCfgSet.map((set: Set[DataConfig]) => 348 if (set.contains(FpData()) && set.contains(VecData())) set.filter(_ != FpData()) 349 else set 350 ) 351 352 val rf: MixedVec[MixedVec[RfReadPortWithConfig]] = Flipped(MixedVec( 353 rfReadDataCfgSetFilterFp.map((set: Set[DataConfig]) => 354 MixedVec(set.map((x: DataConfig) => new RfReadPortWithConfig(x, exuParams.rdPregIdxWidth)).toSeq) 355 ) 356 )) 357 358 val srcType = Vec(exuParams.numRegSrc, SrcType()) // used to select imm or reg data 359 val immType = SelImm() // used to select imm extractor 360 val common = new ExuInput(exuParams) 361 val addrOH = UInt(iqParams.numEntries.W) 362 363 def exuIdx = exuParams.exuIdx 364 def getSource: SchedulerType = exuParams.getWBSource 365 def getIntWbBusyBundle = common.rfWen.toSeq 366 def getVfWbBusyBundle = common.getVfWen.toSeq 367 def getIntRfReadBundle: Seq[RfReadPortWithConfig] = rf.flatten.filter(_.readInt).toSeq 368 def getVfRfReadBundle: Seq[RfReadPortWithConfig] = rf.flatten.filter(_.readVf).toSeq 369 370 def getIntRfReadValidBundle(issueValid: Bool): Seq[ValidIO[RfReadPortWithConfig]] = { 371 getIntRfReadBundle.zip(srcType).map { 372 case (rfRd: RfReadPortWithConfig, t: UInt) => 373 makeValid(issueValid && SrcType.isXp(t), rfRd) 374 } 375 } 376 377 def getVfRfReadValidBundle(issueValid: Bool): Seq[ValidIO[RfReadPortWithConfig]] = { 378 getVfRfReadBundle.zip(srcType).map { 379 case (rfRd: RfReadPortWithConfig, t: UInt) => 380 makeValid(issueValid && SrcType.isVfp(t), rfRd) 381 } 382 } 383 384 def getIntRfWriteValidBundle(issueValid: Bool) = { 385 386 } 387 } 388 389 class OGRespBundle(implicit p:Parameters, params: IssueBlockParams) extends XSBundle { 390 val issueQueueParams = this.params 391 val og0resp = Valid(new EntryDeqRespBundle) 392 val og1resp = Valid(new EntryDeqRespBundle) 393 } 394 395 class fuBusyRespBundle(implicit p: Parameters, params: IssueBlockParams) extends Bundle { 396 val respType = RSFeedbackType() // update credit if needs replay 397 val rfWen = Bool() // TODO: use params to identify IntWB/VfWB 398 val fuType = FuType() 399 } 400 401 class WbFuBusyTableWriteBundle(val params: ExeUnitParams)(implicit p: Parameters) extends XSBundle { 402 private val intCertainLat = params.intLatencyCertain 403 private val vfCertainLat = params.vfLatencyCertain 404 private val intLat = params.intLatencyValMax 405 private val vfLat = params.vfLatencyValMax 406 407 val intWbBusyTable = OptionWrapper(intCertainLat, UInt((intLat + 1).W)) 408 val vfWbBusyTable = OptionWrapper(vfCertainLat, UInt((vfLat + 1).W)) 409 val intDeqRespSet = OptionWrapper(intCertainLat, UInt((intLat + 1).W)) 410 val vfDeqRespSet = OptionWrapper(vfCertainLat, UInt((vfLat + 1).W)) 411 } 412 413 class WbFuBusyTableReadBundle(val params: ExeUnitParams)(implicit p: Parameters) extends XSBundle { 414 private val intCertainLat = params.intLatencyCertain 415 private val vfCertainLat = params.vfLatencyCertain 416 private val intLat = params.intLatencyValMax 417 private val vfLat = params.vfLatencyValMax 418 419 val intWbBusyTable = OptionWrapper(intCertainLat, UInt((intLat + 1).W)) 420 val vfWbBusyTable = OptionWrapper(vfCertainLat, UInt((vfLat + 1).W)) 421 } 422 423 class WbConflictBundle(val params: ExeUnitParams)(implicit p: Parameters) extends XSBundle { 424 private val intCertainLat = params.intLatencyCertain 425 private val vfCertainLat = params.vfLatencyCertain 426 427 val intConflict = OptionWrapper(intCertainLat, Bool()) 428 val vfConflict = OptionWrapper(vfCertainLat, Bool()) 429 } 430 431 // DataPath --[ExuInput]--> Exu 432 class ExuInput(val params: ExeUnitParams)(implicit p: Parameters) extends XSBundle { 433 val fuType = FuType() 434 val fuOpType = FuOpType() 435 val src = Vec(params.numRegSrc, UInt(params.dataBitsMax.W)) 436 val imm = UInt(XLEN.W) 437 val robIdx = new RobPtr 438 val iqIdx = UInt(log2Up(MemIQSizeMax).W)// Only used by store yet 439 val isFirstIssue = Bool() // Only used by store yet 440 val pdest = UInt(params.wbPregIdxWidth.W) 441 val rfWen = if (params.writeIntRf) Some(Bool()) else None 442 val fpWen = if (params.writeFpRf) Some(Bool()) else None 443 val vecWen = if (params.writeVecRf) Some(Bool()) else None 444 val fpu = if (params.writeFflags) Some(new FPUCtrlSignals) else None 445 val vpu = if (params.needVPUCtrl) Some(new VPUCtrlSignals) else None 446 val flushPipe = if (params.flushPipe) Some(Bool()) else None 447 val pc = if (params.needPc) Some(UInt(VAddrData().dataWidth.W)) else None 448 val preDecode = if (params.hasPredecode) Some(new PreDecodeInfo) else None 449 val ftqIdx = if (params.needPc || params.replayInst || params.hasStoreAddrFu) 450 Some(new FtqPtr) else None 451 val ftqOffset = if (params.needPc || params.replayInst || params.hasStoreAddrFu) 452 Some(UInt(log2Up(PredictWidth).W)) else None 453 val predictInfo = if (params.hasPredecode) Some(new Bundle { 454 val target = UInt(VAddrData().dataWidth.W) 455 val taken = Bool() 456 }) else None 457 val sqIdx = if (params.hasMemAddrFu || params.hasStdFu) Some(new SqPtr) else None 458 val lqIdx = if (params.hasMemAddrFu) Some(new LqPtr) else None 459 val dataSources = Vec(params.numRegSrc, DataSource()) 460 val l1ExuOH = Vec(params.numRegSrc, ExuOH()) 461 val srcTimer = OptionWrapper(params.isIQWakeUpSink, Vec(params.numRegSrc, UInt(3.W))) 462 val loadDependency = OptionWrapper(params.isIQWakeUpSink, Vec(LoadPipelineWidth, UInt(3.W))) 463 val deqPortIdx = OptionWrapper(params.hasLoadFu, UInt(log2Ceil(LoadPipelineWidth).W)) 464 465 val perfDebugInfo = new PerfDebugInfo() 466 467 def exuIdx = this.params.exuIdx 468 469 def needCancel(og0CancelOH: UInt, og1CancelOH: UInt) : Bool = { 470 if (params.isIQWakeUpSink) { 471 require( 472 og0CancelOH.getWidth == l1ExuOH.head.getWidth, 473 s"cancelVecSize: {og0: ${og0CancelOH.getWidth}, og1: ${og1CancelOH.getWidth}}" 474 ) 475 val l1Cancel: Bool = l1ExuOH.zip(srcTimer.get).map { 476 case(exuOH: UInt, srcTimer: UInt) => 477 (exuOH & og0CancelOH).orR && srcTimer === 1.U 478 }.reduce(_ | _) 479 l1Cancel 480 } else { 481 false.B 482 } 483 } 484 485 def getVfWen = { 486 if (params.writeFpRf) this.fpWen 487 else if(params.writeVecRf) this.vecWen 488 else None 489 } 490 491 def fromIssueBundle(source: IssueQueueIssueBundle): Unit = { 492 // src is assigned to rfReadData 493 this.fuType := source.common.fuType 494 this.fuOpType := source.common.fuOpType 495 this.imm := source.common.imm 496 this.robIdx := source.common.robIdx 497 this.pdest := source.common.pdest 498 this.isFirstIssue := source.common.isFirstIssue // Only used by mem debug log 499 this.iqIdx := source.common.iqIdx // Only used by mem feedback 500 this.dataSources := source.common.dataSources 501 this.l1ExuOH := source.common.l1ExuOH 502 this.rfWen .foreach(_ := source.common.rfWen.get) 503 this.fpWen .foreach(_ := source.common.fpWen.get) 504 this.vecWen .foreach(_ := source.common.vecWen.get) 505 this.fpu .foreach(_ := source.common.fpu.get) 506 this.vpu .foreach(_ := source.common.vpu.get) 507 this.flushPipe .foreach(_ := source.common.flushPipe.get) 508 this.pc .foreach(_ := source.common.pc.get) 509 this.preDecode .foreach(_ := source.common.preDecode.get) 510 this.ftqIdx .foreach(_ := source.common.ftqIdx.get) 511 this.ftqOffset .foreach(_ := source.common.ftqOffset.get) 512 this.predictInfo .foreach(_ := source.common.predictInfo.get) 513 this.lqIdx .foreach(_ := source.common.lqIdx.get) 514 this.sqIdx .foreach(_ := source.common.sqIdx.get) 515 this.srcTimer .foreach(_ := source.common.srcTimer.get) 516 this.loadDependency.foreach(_ := source.common.loadDependency.get.map(_ << 1)) 517 this.deqPortIdx .foreach(_ := source.common.deqPortIdx.get) 518 } 519 } 520 521 // ExuInput --[FuncUnit]--> ExuOutput 522 class ExuOutput( 523 val params: ExeUnitParams, 524 )(implicit 525 val p: Parameters 526 ) extends Bundle with BundleSource with HasXSParameter { 527 val data = UInt(params.dataBitsMax.W) 528 val pdest = UInt(params.wbPregIdxWidth.W) 529 val robIdx = new RobPtr 530 val intWen = if (params.writeIntRf) Some(Bool()) else None 531 val fpWen = if (params.writeFpRf) Some(Bool()) else None 532 val vecWen = if (params.writeVecRf) Some(Bool()) else None 533 val redirect = if (params.hasRedirect) Some(ValidIO(new Redirect)) else None 534 val fflags = if (params.writeFflags) Some(UInt(5.W)) else None 535 val wflags = if (params.writeFflags) Some(Bool()) else None 536 val vxsat = if (params.writeVxsat) Some(Bool()) else None 537 val exceptionVec = if (params.exceptionOut.nonEmpty) Some(ExceptionVec()) else None 538 val flushPipe = if (params.flushPipe) Some(Bool()) else None 539 val replay = if (params.replayInst) Some(Bool()) else None 540 val lqIdx = if (params.hasLoadFu) Some(new LqPtr()) else None 541 val sqIdx = if (params.hasStoreAddrFu || params.hasStdFu) 542 Some(new SqPtr()) else None 543 // uop info 544 val predecodeInfo = if(params.hasPredecode) Some(new PreDecodeInfo) else None 545 val debug = new DebugBundle 546 val debugInfo = new PerfDebugInfo 547 } 548 549 // ExuOutput + DynInst --> WriteBackBundle 550 class WriteBackBundle(val params: PregWB, backendParams: BackendParams)(implicit p: Parameters) extends Bundle with BundleSource { 551 val rfWen = Bool() 552 val fpWen = Bool() 553 val vecWen = Bool() 554 val pdest = UInt(params.pregIdxWidth(backendParams).W) 555 val data = UInt(params.dataWidth.W) 556 val robIdx = new RobPtr()(p) 557 val flushPipe = Bool() 558 val replayInst = Bool() 559 val redirect = ValidIO(new Redirect) 560 val fflags = UInt(5.W) 561 val vxsat = Bool() 562 val exceptionVec = ExceptionVec() 563 val debug = new DebugBundle 564 val debugInfo = new PerfDebugInfo 565 566 this.wakeupSource = s"WB(${params.toString})" 567 568 def fromExuOutput(source: ExuOutput) = { 569 this.rfWen := source.intWen.getOrElse(false.B) 570 this.fpWen := source.fpWen.getOrElse(false.B) 571 this.vecWen := source.vecWen.getOrElse(false.B) 572 this.pdest := source.pdest 573 this.data := source.data 574 this.robIdx := source.robIdx 575 this.flushPipe := source.flushPipe.getOrElse(false.B) 576 this.replayInst := source.replay.getOrElse(false.B) 577 this.redirect := source.redirect.getOrElse(0.U.asTypeOf(this.redirect)) 578 this.fflags := source.fflags.getOrElse(0.U.asTypeOf(this.fflags)) 579 this.vxsat := source.vxsat.getOrElse(0.U.asTypeOf(this.vxsat)) 580 this.exceptionVec := source.exceptionVec.getOrElse(0.U.asTypeOf(this.exceptionVec)) 581 this.debug := source.debug 582 this.debugInfo := source.debugInfo 583 } 584 585 def asIntRfWriteBundle(fire: Bool): RfWritePortWithConfig = { 586 val rfWrite = Wire(Output(new RfWritePortWithConfig(this.params.dataCfg, backendParams.getPregParams(IntData()).addrWidth))) 587 rfWrite.wen := this.rfWen && fire 588 rfWrite.addr := this.pdest 589 rfWrite.data := this.data 590 rfWrite.intWen := this.rfWen 591 rfWrite.fpWen := false.B 592 rfWrite.vecWen := false.B 593 rfWrite 594 } 595 596 def asVfRfWriteBundle(fire: Bool): RfWritePortWithConfig = { 597 val rfWrite = Wire(Output(new RfWritePortWithConfig(this.params.dataCfg, backendParams.getPregParams(VecData()).addrWidth))) 598 rfWrite.wen := (this.fpWen || this.vecWen) && fire 599 rfWrite.addr := this.pdest 600 rfWrite.data := this.data 601 rfWrite.intWen := false.B 602 rfWrite.fpWen := this.fpWen 603 rfWrite.vecWen := this.vecWen 604 rfWrite 605 } 606 } 607 608 // ExuOutput --> ExuBypassBundle --[DataPath]-->ExuInput 609 // / 610 // [IssueQueue]--> ExuInput -- 611 class ExuBypassBundle( 612 val params: ExeUnitParams, 613 )(implicit 614 val p: Parameters 615 ) extends Bundle { 616 val data = UInt(params.dataBitsMax.W) 617 val pdest = UInt(params.wbPregIdxWidth.W) 618 } 619 620 class ExceptionInfo extends Bundle { 621 val pc = UInt(VAddrData().dataWidth.W) 622 val instr = UInt(32.W) 623 val commitType = CommitType() 624 val exceptionVec = ExceptionVec() 625 val singleStep = Bool() 626 val crossPageIPFFix = Bool() 627 val isInterrupt = Bool() 628 } 629 630 object UopIdx { 631 def apply()(implicit p: Parameters): UInt = UInt(log2Up(p(XSCoreParamsKey).MaxUopSize + 1).W) 632 } 633 634 object FuLatency { 635 def apply(): UInt = UInt(width.W) 636 637 def width = 4 // 0~15 // Todo: assosiate it with FuConfig 638 } 639 640 object ExuOH { 641 def apply(exuNum: Int): UInt = UInt(exuNum.W) 642 643 def apply()(implicit p: Parameters): UInt = UInt(width.W) 644 645 def width(implicit p: Parameters): Int = p(XSCoreParamsKey).backendParams.numExu 646 } 647 648 class CancelSignal(implicit p: Parameters) extends XSBundle { 649 val rfWen = Bool() 650 val fpWen = Bool() 651 val vecWen = Bool() 652 val pdest = UInt(PhyRegIdxWidth.W) 653 654 def needCancel(srcType: UInt, psrc: UInt, valid: Bool): Bool = { 655 val pdestMatch = pdest === psrc 656 pdestMatch && ( 657 SrcType.isFp(srcType) && !this.rfWen || 658 SrcType.isXp(srcType) && this.rfWen || 659 SrcType.isVp(srcType) && !this.rfWen 660 ) && valid 661 } 662 } 663 664 class MemExuInput(isVector: Boolean = false)(implicit p: Parameters) extends XSBundle { 665 val uop = new DynInst 666 val src = if (isVector) Vec(5, UInt(VLEN.W)) else Vec(3, UInt(XLEN.W)) 667 val iqIdx = UInt(log2Up(MemIQSizeMax).W) 668 val isFirstIssue = Bool() 669 val deqPortIdx = UInt(log2Ceil(LoadPipelineWidth).W) 670 } 671 672 class MemExuOutput(isVector: Boolean = false)(implicit p: Parameters) extends XSBundle { 673 val uop = new DynInst 674 val data = if (isVector) UInt(VLEN.W) else UInt(XLEN.W) 675 val debug = new DebugBundle 676 } 677 678 class MemMicroOpRbExt(implicit p: Parameters) extends XSBundle { 679 val uop = new DynInst 680 val flag = UInt(1.W) 681 } 682 683 object LoadShouldCancel { 684 def apply(loadDependency: Option[Seq[UInt]], ldCancel: Seq[LoadCancelIO]): Bool = { 685 val ld1Cancel = loadDependency.map(deps => 686 deps.zipWithIndex.map { case (dep, ldPortIdx) => 687 ldCancel.map(_.ld1Cancel).map(cancel => cancel.fire && dep(1) && cancel.bits === ldPortIdx.U).reduce(_ || _) 688 }.reduce(_ || _) 689 ) 690 val ld2Cancel = loadDependency.map(deps => 691 deps.zipWithIndex.map { case (dep, ldPortIdx) => 692 ldCancel.map(_.ld2Cancel).map(cancel => cancel.fire && dep(2) && cancel.bits === ldPortIdx.U).reduce(_ || _) 693 }.reduce(_ || _) 694 ) 695 ld1Cancel.map(_ || ld2Cancel.get).getOrElse(false.B) 696 } 697 } 698} 699