1package xiangshan.backend 2 3import org.chipsalliance.cde.config.Parameters 4import chisel3._ 5import chisel3.util._ 6import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 7import utility.{Constantin, ZeroExt} 8import xiangshan._ 9import xiangshan.backend.Bundles.{DynInst, IssueQueueIQWakeUpBundle, LoadShouldCancel, MemExuInput, MemExuOutput, VPUCtrlSignals} 10import xiangshan.backend.ctrlblock.{DebugLSIO, LsTopdownInfo} 11import xiangshan.backend.datapath.DataConfig.{IntData, VecData} 12import xiangshan.backend.datapath.RdConfig.{IntRD, VfRD} 13import xiangshan.backend.datapath.WbConfig._ 14import xiangshan.backend.datapath._ 15import xiangshan.backend.dispatch.CoreDispatchTopDownIO 16import xiangshan.backend.exu.ExuBlock 17import xiangshan.backend.fu.vector.Bundles.{VConfig, VType} 18import xiangshan.backend.fu.{FenceIO, FenceToSbuffer, FuConfig, FuType, PerfCounterIO} 19import xiangshan.backend.issue.EntryBundles._ 20import xiangshan.backend.issue.{CancelNetwork, Scheduler, SchedulerImpBase} 21import xiangshan.backend.rob.{RobCoreTopDownIO, RobDebugRollingIO, RobLsqIO, RobPtr} 22import xiangshan.frontend.{FtqPtr, FtqRead, PreDecodeInfo} 23import xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr} 24import scala.collection.mutable 25 26class Backend(val params: BackendParams)(implicit p: Parameters) extends LazyModule 27 with HasXSParameter { 28 29 override def shouldBeInlined: Boolean = false 30 31 /* Only update the idx in mem-scheduler here 32 * Idx in other schedulers can be updated the same way if needed 33 * 34 * Also note that we filter out the 'stData issue-queues' when counting 35 */ 36 for ((ibp, idx) <- params.memSchdParams.get.issueBlockParams.filter(iq => iq.StdCnt == 0).zipWithIndex) { 37 ibp.updateIdx(idx) 38 } 39 40 println(params.iqWakeUpParams) 41 42 for ((schdCfg, i) <- params.allSchdParams.zipWithIndex) { 43 schdCfg.bindBackendParam(params) 44 } 45 46 for ((iqCfg, i) <- params.allIssueParams.zipWithIndex) { 47 iqCfg.bindBackendParam(params) 48 } 49 50 for ((exuCfg, i) <- params.allExuParams.zipWithIndex) { 51 exuCfg.bindBackendParam(params) 52 exuCfg.updateIQWakeUpConfigs(params.iqWakeUpParams) 53 exuCfg.updateExuIdx(i) 54 } 55 56 println("[Backend] ExuConfigs:") 57 for (exuCfg <- params.allExuParams) { 58 val fuConfigs = exuCfg.fuConfigs 59 val wbPortConfigs = exuCfg.wbPortConfigs 60 val immType = exuCfg.immType 61 62 println("[Backend] " + 63 s"${exuCfg.name}: " + 64 (if (exuCfg.fakeUnit) "fake, " else "") + 65 (if (exuCfg.hasLoadFu || exuCfg.hasHyldaFu) s"LdExuIdx(${backendParams.getLdExuIdx(exuCfg)})" else "") + 66 s"${fuConfigs.map(_.name).mkString("fu(s): {", ",", "}")}, " + 67 s"${wbPortConfigs.mkString("wb: {", ",", "}")}, " + 68 s"${immType.map(SelImm.mkString(_)).mkString("imm: {", ",", "}")}, " + 69 s"latMax(${exuCfg.latencyValMax}), ${exuCfg.fuLatancySet.mkString("lat: {", ",", "}")}, " + 70 s"srcReg(${exuCfg.numRegSrc})" 71 ) 72 require( 73 wbPortConfigs.collectFirst { case x: IntWB => x }.nonEmpty == 74 fuConfigs.map(_.writeIntRf).reduce(_ || _), 75 s"${exuCfg.name} int wb port has no priority" 76 ) 77 require( 78 wbPortConfigs.collectFirst { case x: VfWB => x }.nonEmpty == 79 fuConfigs.map(x => x.writeFpRf || x.writeVecRf).reduce(_ || _), 80 s"${exuCfg.name} vec wb port has no priority" 81 ) 82 } 83 84 println(s"[Backend] all fu configs") 85 for (cfg <- FuConfig.allConfigs) { 86 println(s"[Backend] $cfg") 87 } 88 89 println(s"[Backend] Int RdConfigs: ExuName(Priority)") 90 for ((port, seq) <- params.getRdPortParams(IntData())) { 91 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 92 } 93 94 println(s"[Backend] Int WbConfigs: ExuName(Priority)") 95 for ((port, seq) <- params.getWbPortParams(IntData())) { 96 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 97 } 98 99 println(s"[Backend] Vf RdConfigs: ExuName(Priority)") 100 for ((port, seq) <- params.getRdPortParams(VecData())) { 101 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 102 } 103 104 println(s"[Backend] Vf WbConfigs: ExuName(Priority)") 105 for ((port, seq) <- params.getWbPortParams(VecData())) { 106 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 107 } 108 109 println(s"[Backend] Dispatch Configs:") 110 println(s"[Backend] Load IQ enq width(${params.numLoadDp}), Store IQ enq width(${params.numStoreDp})") 111 println(s"[Backend] Load DP width(${LSQLdEnqWidth}), Store DP width(${LSQStEnqWidth})") 112 113 params.updateCopyPdestInfo 114 println(s"[Backend] copyPdestInfo ${params.copyPdestInfo}") 115 params.allExuParams.map(_.copyNum) 116 val ctrlBlock = LazyModule(new CtrlBlock(params)) 117 val pcTargetMem = LazyModule(new PcTargetMem(params)) 118 val intScheduler = params.intSchdParams.map(x => LazyModule(new Scheduler(x))) 119 val vfScheduler = params.vfSchdParams.map(x => LazyModule(new Scheduler(x))) 120 val memScheduler = params.memSchdParams.map(x => LazyModule(new Scheduler(x))) 121 val dataPath = LazyModule(new DataPath(params)) 122 val intExuBlock = params.intSchdParams.map(x => LazyModule(new ExuBlock(x))) 123 val vfExuBlock = params.vfSchdParams.map(x => LazyModule(new ExuBlock(x))) 124 val wbFuBusyTable = LazyModule(new WbFuBusyTable(params)) 125 126 lazy val module = new BackendImp(this) 127} 128 129class BackendImp(override val wrapper: Backend)(implicit p: Parameters) extends LazyModuleImp(wrapper) 130 with HasXSParameter { 131 implicit private val params = wrapper.params 132 133 val io = IO(new BackendIO()(p, wrapper.params)) 134 135 private val ctrlBlock = wrapper.ctrlBlock.module 136 private val pcTargetMem = wrapper.pcTargetMem.module 137 private val intScheduler: SchedulerImpBase = wrapper.intScheduler.get.module 138 private val vfScheduler = wrapper.vfScheduler.get.module 139 private val memScheduler = wrapper.memScheduler.get.module 140 private val dataPath = wrapper.dataPath.module 141 private val intExuBlock = wrapper.intExuBlock.get.module 142 private val vfExuBlock = wrapper.vfExuBlock.get.module 143 private val bypassNetwork = Module(new BypassNetwork) 144 private val wbDataPath = Module(new WbDataPath(params)) 145 private val wbFuBusyTable = wrapper.wbFuBusyTable.module 146 147 private val iqWakeUpMappedBundle: Map[Int, ValidIO[IssueQueueIQWakeUpBundle]] = ( 148 intScheduler.io.toSchedulers.wakeupVec ++ 149 vfScheduler.io.toSchedulers.wakeupVec ++ 150 memScheduler.io.toSchedulers.wakeupVec 151 ).map(x => (x.bits.exuIdx, x)).toMap 152 153 println(s"[Backend] iq wake up keys: ${iqWakeUpMappedBundle.keys}") 154 155 wbFuBusyTable.io.in.intSchdBusyTable := intScheduler.io.wbFuBusyTable 156 wbFuBusyTable.io.in.vfSchdBusyTable := vfScheduler.io.wbFuBusyTable 157 wbFuBusyTable.io.in.memSchdBusyTable := memScheduler.io.wbFuBusyTable 158 intScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.intRespRead 159 vfScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.vfRespRead 160 memScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.memRespRead 161 dataPath.io.wbConfictRead := wbFuBusyTable.io.out.wbConflictRead 162 163 private val og1CancelOH: UInt = dataPath.io.og1CancelOH 164 private val og0CancelOH: UInt = dataPath.io.og0CancelOH 165 private val cancelToBusyTable = dataPath.io.cancelToBusyTable 166 167 ctrlBlock.io.IQValidNumVec := intScheduler.io.IQValidNumVec 168 ctrlBlock.io.fromTop.hartId := io.fromTop.hartId 169 ctrlBlock.io.frontend <> io.frontend 170 ctrlBlock.io.fromWB.wbData <> wbDataPath.io.toCtrlBlock.writeback 171 ctrlBlock.io.fromMem.stIn <> io.mem.stIn 172 ctrlBlock.io.fromMem.violation <> io.mem.memoryViolation 173 ctrlBlock.io.lqCanAccept := io.mem.lqCanAccept 174 ctrlBlock.io.sqCanAccept := io.mem.sqCanAccept 175 ctrlBlock.io.csrCtrl <> intExuBlock.io.csrio.get.customCtrl 176 ctrlBlock.io.robio.csr.intrBitSet := intExuBlock.io.csrio.get.interrupt 177 ctrlBlock.io.robio.csr.trapTarget := intExuBlock.io.csrio.get.trapTarget 178 ctrlBlock.io.robio.csr.isXRet := intExuBlock.io.csrio.get.isXRet 179 ctrlBlock.io.robio.csr.wfiEvent := intExuBlock.io.csrio.get.wfi_event 180 ctrlBlock.io.robio.lsq <> io.mem.robLsqIO 181 ctrlBlock.io.robio.lsTopdownInfo <> io.mem.lsTopdownInfo 182 ctrlBlock.io.robio.debug_ls <> io.mem.debugLS 183 ctrlBlock.perfinfo := DontCare // TODO: Implement backend hpm 184 ctrlBlock.io.debugEnqLsq.canAccept := io.mem.lsqEnqIO.canAccept 185 ctrlBlock.io.debugEnqLsq.resp := io.mem.lsqEnqIO.resp 186 ctrlBlock.io.debugEnqLsq.req := memScheduler.io.memIO.get.lsqEnqIO.req 187 ctrlBlock.io.debugEnqLsq.needAlloc := memScheduler.io.memIO.get.lsqEnqIO.needAlloc 188 189 190 intScheduler.io.fromTop.hartId := io.fromTop.hartId 191 intScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 192 intScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs 193 intScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.intUops 194 intScheduler.io.intWriteBack := wbDataPath.io.toIntPreg 195 intScheduler.io.vfWriteBack := 0.U.asTypeOf(intScheduler.io.vfWriteBack) 196 intScheduler.io.fromDataPath.resp := dataPath.io.toIntIQ 197 intScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) } 198 intScheduler.io.fromDataPath.og0Cancel := og0CancelOH 199 intScheduler.io.fromDataPath.og1Cancel := og1CancelOH 200 intScheduler.io.ldCancel := io.mem.ldCancel 201 intScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable 202 203 memScheduler.io.fromTop.hartId := io.fromTop.hartId 204 memScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 205 memScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs 206 memScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.memUops 207 memScheduler.io.intWriteBack := wbDataPath.io.toIntPreg 208 memScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg 209 memScheduler.io.fromMem.get.scommit := io.mem.sqDeq 210 memScheduler.io.fromMem.get.lcommit := io.mem.lqDeq 211 memScheduler.io.fromMem.get.wakeup := io.mem.wakeup 212 memScheduler.io.fromMem.get.sqDeqPtr := io.mem.sqDeqPtr 213 memScheduler.io.fromMem.get.lqDeqPtr := io.mem.lqDeqPtr 214 memScheduler.io.fromMem.get.sqCancelCnt := io.mem.sqCancelCnt 215 memScheduler.io.fromMem.get.lqCancelCnt := io.mem.lqCancelCnt 216 memScheduler.io.fromMem.get.stIssuePtr := io.mem.stIssuePtr 217 require(memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.length == io.mem.stIn.length) 218 memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.zip(io.mem.stIn).foreach { case (sink, source) => 219 sink.valid := source.valid 220 sink.bits := source.bits.robIdx 221 } 222 memScheduler.io.fromMem.get.memWaitUpdateReq.sqIdx := DontCare // TODO 223 memScheduler.io.fromDataPath.resp := dataPath.io.toMemIQ 224 memScheduler.io.fromMem.get.ldaFeedback := io.mem.ldaIqFeedback 225 memScheduler.io.fromMem.get.staFeedback := io.mem.staIqFeedback 226 memScheduler.io.fromMem.get.hyuFeedback := io.mem.hyuIqFeedback 227 memScheduler.io.fromMem.get.vstuFeedback := io.mem.vstuIqFeedback 228 memScheduler.io.fromMem.get.vlduFeedback := io.mem.vlduIqFeedback 229 memScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) } 230 memScheduler.io.fromDataPath.og0Cancel := og0CancelOH 231 memScheduler.io.fromDataPath.og1Cancel := og1CancelOH 232 memScheduler.io.ldCancel := io.mem.ldCancel 233 memScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable 234 235 vfScheduler.io.fromTop.hartId := io.fromTop.hartId 236 vfScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 237 vfScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs 238 vfScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.vfUops 239 vfScheduler.io.intWriteBack := 0.U.asTypeOf(vfScheduler.io.intWriteBack) 240 vfScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg 241 vfScheduler.io.fromDataPath.resp := dataPath.io.toVfIQ 242 vfScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) } 243 vfScheduler.io.fromDataPath.og0Cancel := og0CancelOH 244 vfScheduler.io.fromDataPath.og1Cancel := og1CancelOH 245 vfScheduler.io.ldCancel := io.mem.ldCancel 246 vfScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable 247 248 dataPath.io.hartId := io.fromTop.hartId 249 dataPath.io.flush := ctrlBlock.io.toDataPath.flush 250 251 dataPath.io.fromIntIQ <> intScheduler.io.toDataPathAfterDelay 252 dataPath.io.fromVfIQ <> vfScheduler.io.toDataPathAfterDelay 253 dataPath.io.fromMemIQ <> memScheduler.io.toDataPathAfterDelay 254 255 dataPath.io.ldCancel := io.mem.ldCancel 256 257 println(s"[Backend] wbDataPath.io.toIntPreg: ${wbDataPath.io.toIntPreg.size}, dataPath.io.fromIntWb: ${dataPath.io.fromIntWb.size}") 258 println(s"[Backend] wbDataPath.io.toVfPreg: ${wbDataPath.io.toVfPreg.size}, dataPath.io.fromFpWb: ${dataPath.io.fromVfWb.size}") 259 dataPath.io.fromIntWb := wbDataPath.io.toIntPreg 260 dataPath.io.fromVfWb := wbDataPath.io.toVfPreg 261 dataPath.io.debugIntRat .foreach(_ := ctrlBlock.io.debug_int_rat.get) 262 dataPath.io.debugFpRat .foreach(_ := ctrlBlock.io.debug_fp_rat.get) 263 dataPath.io.debugVecRat .foreach(_ := ctrlBlock.io.debug_vec_rat.get) 264 dataPath.io.debugVconfigRat.foreach(_ := ctrlBlock.io.debug_vconfig_rat.get) 265 266 bypassNetwork.io.fromDataPath.int <> dataPath.io.toIntExu 267 bypassNetwork.io.fromDataPath.vf <> dataPath.io.toFpExu 268 bypassNetwork.io.fromDataPath.mem <> dataPath.io.toMemExu 269 bypassNetwork.io.fromDataPath.immInfo := dataPath.io.og1ImmInfo 270 bypassNetwork.io.fromExus.connectExuOutput(_.int)(intExuBlock.io.out) 271 bypassNetwork.io.fromExus.connectExuOutput(_.vf)(vfExuBlock.io.out) 272 273 require(bypassNetwork.io.fromExus.mem.flatten.size == io.mem.writeBack.size, 274 s"bypassNetwork.io.fromExus.mem.flatten.size(${bypassNetwork.io.fromExus.mem.flatten.size}: ${bypassNetwork.io.fromExus.mem.map(_.size)}, " + 275 s"io.mem.writeback(${io.mem.writeBack.size})" 276 ) 277 bypassNetwork.io.fromExus.mem.flatten.zip(io.mem.writeBack).foreach { case (sink, source) => 278 sink.valid := source.valid 279 sink.bits.pdest := source.bits.uop.pdest 280 sink.bits.data := source.bits.data 281 } 282 283 284 intExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush 285 for (i <- 0 until intExuBlock.io.in.length) { 286 for (j <- 0 until intExuBlock.io.in(i).length) { 287 val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.int(i)(j).bits.loadDependency, io.mem.ldCancel) 288 NewPipelineConnect( 289 bypassNetwork.io.toExus.int(i)(j), intExuBlock.io.in(i)(j), intExuBlock.io.in(i)(j).fire, 290 Mux( 291 bypassNetwork.io.toExus.int(i)(j).fire, 292 bypassNetwork.io.toExus.int(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel, 293 intExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) 294 ), 295 Option("intExuBlock2bypassNetwork") 296 ) 297 } 298 } 299 300 pcTargetMem.io.fromFrontendFtq := io.frontend.fromFtq 301 pcTargetMem.io.toDataPath <> dataPath.io.fromPcTargetMem 302 303 private val csrio = intExuBlock.io.csrio.get 304 csrio.hartId := io.fromTop.hartId 305 csrio.fpu.fflags := ctrlBlock.io.robio.csr.fflags 306 csrio.fpu.isIllegal := false.B // Todo: remove it 307 csrio.fpu.dirty_fs := ctrlBlock.io.robio.csr.dirty_fs 308 csrio.vpu <> 0.U.asTypeOf(csrio.vpu) // Todo 309 310 val debugVconfig = dataPath.io.debugVconfig match { 311 case Some(x) => dataPath.io.debugVconfig.get.asTypeOf(new VConfig) 312 case None => 0.U.asTypeOf(new VConfig) 313 } 314 val debugVtype = VType.toVtypeStruct(debugVconfig.vtype).asUInt 315 val debugVl = debugVconfig.vl 316 csrio.vpu.set_vxsat := ctrlBlock.io.robio.csr.vxsat 317 csrio.vpu.set_vstart.valid := ctrlBlock.io.robio.csr.vstart.valid 318 csrio.vpu.set_vstart.bits := ctrlBlock.io.robio.csr.vstart.bits 319 csrio.vpu.set_vtype.valid := ctrlBlock.io.robio.csr.vcsrFlag 320 //Todo here need change design 321 csrio.vpu.set_vtype.bits := ZeroExt(debugVtype, XLEN) 322 csrio.vpu.set_vl.valid := ctrlBlock.io.robio.csr.vcsrFlag 323 csrio.vpu.set_vl.bits := ZeroExt(debugVl, XLEN) 324 csrio.exception := ctrlBlock.io.robio.exception 325 csrio.memExceptionVAddr := io.mem.exceptionVAddr 326 csrio.externalInterrupt := io.fromTop.externalInterrupt 327 csrio.distributedUpdate(0) := io.mem.csrDistributedUpdate 328 csrio.distributedUpdate(1) := io.frontendCsrDistributedUpdate 329 csrio.perf <> io.perf 330 csrio.perf.retiredInstr <> ctrlBlock.io.robio.csr.perfinfo.retiredInstr 331 csrio.perf.ctrlInfo <> ctrlBlock.io.perfInfo.ctrlInfo 332 csrio.perf.perfEventsCtrl <> ctrlBlock.getPerf 333 private val fenceio = intExuBlock.io.fenceio.get 334 io.fenceio <> fenceio 335 fenceio.disableSfence := csrio.disableSfence 336 337 vfExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush 338 for (i <- 0 until vfExuBlock.io.in.size) { 339 for (j <- 0 until vfExuBlock.io.in(i).size) { 340 val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.vf(i)(j).bits.loadDependency, io.mem.ldCancel) 341 NewPipelineConnect( 342 bypassNetwork.io.toExus.vf(i)(j), vfExuBlock.io.in(i)(j), vfExuBlock.io.in(i)(j).fire, 343 Mux( 344 bypassNetwork.io.toExus.vf(i)(j).fire, 345 bypassNetwork.io.toExus.vf(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel, 346 vfExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) 347 ), 348 Option("vfExuBlock2bypassNetwork") 349 ) 350 351 vfExuBlock.io.in(i)(j).bits.vpu.foreach(_.vstart := csrio.vpu.vstart) 352 } 353 } 354 355 intExuBlock.io.frm.foreach(_ := csrio.fpu.frm) 356 vfExuBlock.io.frm.foreach(_ := csrio.fpu.frm) 357 vfExuBlock.io.vxrm.foreach(_ := csrio.vpu.vxrm) 358 359 wbDataPath.io.flush := ctrlBlock.io.redirect 360 wbDataPath.io.fromTop.hartId := io.fromTop.hartId 361 wbDataPath.io.fromIntExu <> intExuBlock.io.out 362 wbDataPath.io.fromVfExu <> vfExuBlock.io.out 363 wbDataPath.io.fromMemExu.flatten.zip(io.mem.writeBack).foreach { case (sink, source) => 364 sink.valid := source.valid 365 source.ready := sink.ready 366 sink.bits.data := source.bits.data 367 sink.bits.pdest := source.bits.uop.pdest 368 sink.bits.robIdx := source.bits.uop.robIdx 369 sink.bits.intWen.foreach(_ := source.bits.uop.rfWen) 370 sink.bits.fpWen.foreach(_ := source.bits.uop.fpWen) 371 sink.bits.vecWen.foreach(_ := source.bits.uop.vecWen) 372 sink.bits.exceptionVec.foreach(_ := source.bits.uop.exceptionVec) 373 sink.bits.flushPipe.foreach(_ := source.bits.uop.flushPipe) 374 sink.bits.replay.foreach(_ := source.bits.uop.replayInst) 375 sink.bits.debug := source.bits.debug 376 sink.bits.debugInfo := source.bits.uop.debugInfo 377 sink.bits.lqIdx.foreach(_ := source.bits.uop.lqIdx) 378 sink.bits.sqIdx.foreach(_ := source.bits.uop.sqIdx) 379 sink.bits.predecodeInfo.foreach(_ := source.bits.uop.preDecodeInfo) 380 sink.bits.vls.foreach(x => { 381 x.vdIdx := source.bits.vdIdx.get 382 x.vdIdxInField := source.bits.vdIdxInField.get 383 x.vpu := source.bits.uop.vpu 384 x.oldVdPsrc := source.bits.uop.psrc(2) 385 x.isIndexed := VlduType.isIndexed(source.bits.uop.fuOpType) 386 x.isMasked := VlduType.isMasked(source.bits.uop.fuOpType) 387 }) 388 sink.bits.trigger.foreach(_ := source.bits.uop.trigger) 389 } 390 391 // to mem 392 private val memIssueParams = params.memSchdParams.get.issueBlockParams 393 private val memExuBlocksHasLDU = memIssueParams.map(_.exuBlockParams.map(x => x.hasLoadFu || x.hasHyldaFu)) 394 println(s"[Backend] memExuBlocksHasLDU: $memExuBlocksHasLDU") 395 396 private val toMem = Wire(bypassNetwork.io.toExus.mem.cloneType) 397 for (i <- toMem.indices) { 398 for (j <- toMem(i).indices) { 399 val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.mem(i)(j).bits.loadDependency, io.mem.ldCancel) 400 val issueTimeout = 401 if (memExuBlocksHasLDU(i)(j)) 402 Counter(0 until 16, toMem(i)(j).valid && !toMem(i)(j).fire, bypassNetwork.io.toExus.mem(i)(j).fire)._2 403 else 404 false.B 405 406 if (memScheduler.io.loadFinalIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) { 407 memScheduler.io.loadFinalIssueResp(i)(j).valid := issueTimeout 408 memScheduler.io.loadFinalIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType 409 memScheduler.io.loadFinalIssueResp(i)(j).bits.resp := RespType.block 410 memScheduler.io.loadFinalIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx 411 memScheduler.io.loadFinalIssueResp(i)(j).bits.uopIdx.foreach(_ := toMem(i)(j).bits.vpu.get.vuopIdx) 412 } 413 414 NewPipelineConnect( 415 bypassNetwork.io.toExus.mem(i)(j), toMem(i)(j), toMem(i)(j).fire, 416 Mux( 417 bypassNetwork.io.toExus.mem(i)(j).fire, 418 bypassNetwork.io.toExus.mem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel, 419 toMem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || issueTimeout 420 ), 421 Option("bypassNetwork2toMemExus") 422 ) 423 424 if (memScheduler.io.memAddrIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) { 425 memScheduler.io.memAddrIssueResp(i)(j).valid := toMem(i)(j).fire && FuType.isLoad(toMem(i)(j).bits.fuType) 426 memScheduler.io.memAddrIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType 427 memScheduler.io.memAddrIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx 428 memScheduler.io.memAddrIssueResp(i)(j).bits.resp := RespType.success // for load inst, firing at toMem means issuing successfully 429 } 430 } 431 } 432 433 io.mem.redirect := ctrlBlock.io.redirect 434 io.mem.issueUops.zip(toMem.flatten).foreach { case (sink, source) => 435 val enableMdp = Constantin.createRecord("EnableMdp", true.B)(0) 436 sink.valid := source.valid 437 source.ready := sink.ready 438 sink.bits.iqIdx := source.bits.iqIdx 439 sink.bits.isFirstIssue := source.bits.isFirstIssue 440 sink.bits.uop := 0.U.asTypeOf(sink.bits.uop) 441 sink.bits.src := 0.U.asTypeOf(sink.bits.src) 442 sink.bits.src.zip(source.bits.src).foreach { case (l, r) => l := r} 443 sink.bits.uop.fuType := source.bits.fuType 444 sink.bits.uop.fuOpType := source.bits.fuOpType 445 sink.bits.uop.imm := source.bits.imm 446 sink.bits.uop.robIdx := source.bits.robIdx 447 sink.bits.uop.pdest := source.bits.pdest 448 sink.bits.uop.rfWen := source.bits.rfWen.getOrElse(false.B) 449 sink.bits.uop.fpWen := source.bits.fpWen.getOrElse(false.B) 450 sink.bits.uop.vecWen := source.bits.vecWen.getOrElse(false.B) 451 sink.bits.uop.flushPipe := source.bits.flushPipe.getOrElse(false.B) 452 sink.bits.uop.pc := source.bits.pc.getOrElse(0.U) 453 sink.bits.uop.loadWaitBit := Mux(enableMdp, source.bits.loadWaitBit.getOrElse(false.B), false.B) 454 sink.bits.uop.waitForRobIdx := Mux(enableMdp, source.bits.waitForRobIdx.getOrElse(0.U.asTypeOf(new RobPtr)), 0.U.asTypeOf(new RobPtr)) 455 sink.bits.uop.storeSetHit := Mux(enableMdp, source.bits.storeSetHit.getOrElse(false.B), false.B) 456 sink.bits.uop.loadWaitStrict := Mux(enableMdp, source.bits.loadWaitStrict.getOrElse(false.B), false.B) 457 sink.bits.uop.ssid := Mux(enableMdp, source.bits.ssid.getOrElse(0.U(SSIDWidth.W)), 0.U(SSIDWidth.W)) 458 sink.bits.uop.lqIdx := source.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr)) 459 sink.bits.uop.sqIdx := source.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr)) 460 sink.bits.uop.ftqPtr := source.bits.ftqIdx.getOrElse(0.U.asTypeOf(new FtqPtr)) 461 sink.bits.uop.ftqOffset := source.bits.ftqOffset.getOrElse(0.U) 462 sink.bits.uop.debugInfo := source.bits.perfDebugInfo 463 sink.bits.uop.vpu := source.bits.vpu.getOrElse(0.U.asTypeOf(new VPUCtrlSignals)) 464 sink.bits.uop.preDecodeInfo := source.bits.preDecode.getOrElse(0.U.asTypeOf(new PreDecodeInfo)) 465 sink.bits.uop.numLsElem := source.bits.numLsElem.getOrElse(0.U) // Todo: remove this bundle, keep only the one below 466 sink.bits.flowNum.foreach(_ := source.bits.numLsElem.get) 467 } 468 io.mem.loadFastMatch := memScheduler.io.toMem.get.loadFastMatch.map(_.fastMatch) 469 io.mem.loadFastImm := memScheduler.io.toMem.get.loadFastMatch.map(_.fastImm) 470 io.mem.tlbCsr := csrio.tlb 471 io.mem.csrCtrl := csrio.customCtrl 472 io.mem.sfence := fenceio.sfence 473 io.mem.isStoreException := CommitType.lsInstIsStore(ctrlBlock.io.robio.exception.bits.commitType) 474 io.mem.isVlsException := ctrlBlock.io.robio.exception.bits.vls 475 require(io.mem.loadPcRead.size == params.LduCnt) 476 io.mem.loadPcRead.zipWithIndex.foreach { case (loadPcRead, i) => 477 loadPcRead := ctrlBlock.io.memLdPcRead(i).data 478 ctrlBlock.io.memLdPcRead(i).vld := io.mem.issueLda(i).valid 479 ctrlBlock.io.memLdPcRead(i).ptr := io.mem.issueLda(i).bits.uop.ftqPtr 480 ctrlBlock.io.memLdPcRead(i).offset := io.mem.issueLda(i).bits.uop.ftqOffset 481 } 482 483 io.mem.storePcRead.zipWithIndex.foreach { case (storePcRead, i) => 484 storePcRead := ctrlBlock.io.memStPcRead(i).data 485 ctrlBlock.io.memStPcRead(i).vld := io.mem.issueSta(i).valid 486 ctrlBlock.io.memStPcRead(i).ptr := io.mem.issueSta(i).bits.uop.ftqPtr 487 ctrlBlock.io.memStPcRead(i).offset := io.mem.issueSta(i).bits.uop.ftqOffset 488 } 489 490 io.mem.hyuPcRead.zipWithIndex.foreach( { case (hyuPcRead, i) => 491 hyuPcRead := ctrlBlock.io.memHyPcRead(i).data 492 ctrlBlock.io.memHyPcRead(i).vld := io.mem.issueHylda(i).valid 493 ctrlBlock.io.memHyPcRead(i).ptr := io.mem.issueHylda(i).bits.uop.ftqPtr 494 ctrlBlock.io.memHyPcRead(i).offset := io.mem.issueHylda(i).bits.uop.ftqOffset 495 }) 496 497 ctrlBlock.io.robio.robHeadLsIssue := io.mem.issueUops.map(deq => deq.fire && deq.bits.uop.robIdx === ctrlBlock.io.robio.robDeqPtr).reduce(_ || _) 498 499 // mem io 500 io.mem.lsqEnqIO <> memScheduler.io.memIO.get.lsqEnqIO 501 io.mem.robLsqIO <> ctrlBlock.io.robio.lsq 502 503 io.frontendSfence := fenceio.sfence 504 io.frontendTlbCsr := csrio.tlb 505 io.frontendCsrCtrl := csrio.customCtrl 506 507 io.tlb <> csrio.tlb 508 509 io.csrCustomCtrl := csrio.customCtrl 510 511 io.toTop.cpuHalted := false.B // TODO: implement cpu halt 512 513 io.debugTopDown.fromRob := ctrlBlock.io.debugTopDown.fromRob 514 ctrlBlock.io.debugTopDown.fromCore := io.debugTopDown.fromCore 515 516 io.debugRolling := ctrlBlock.io.debugRolling 517 518 if(backendParams.debugEn) { 519 dontTouch(memScheduler.io) 520 dontTouch(dataPath.io.toMemExu) 521 dontTouch(wbDataPath.io.fromMemExu) 522 } 523} 524 525class BackendMemIO(implicit p: Parameters, params: BackendParams) extends XSBundle { 526 // Since fast load replay always use load unit 0, Backend flips two load port to avoid conflicts 527 val flippedLda = true 528 // params alias 529 private val LoadQueueSize = VirtualLoadQueueSize 530 // In/Out // Todo: split it into one-direction bundle 531 val lsqEnqIO = Flipped(new LsqEnqIO) 532 val robLsqIO = new RobLsqIO 533 val ldaIqFeedback = Vec(params.LduCnt, Flipped(new MemRSFeedbackIO)) 534 val staIqFeedback = Vec(params.StaCnt, Flipped(new MemRSFeedbackIO)) 535 val hyuIqFeedback = Vec(params.HyuCnt, Flipped(new MemRSFeedbackIO)) 536 val vstuIqFeedback = Flipped(Vec(params.VstuCnt, new MemRSFeedbackIO)) 537 val vlduIqFeedback = Flipped(Vec(params.VlduCnt, new MemRSFeedbackIO)) 538 val ldCancel = Vec(params.LdExuCnt, Flipped(new LoadCancelIO)) 539 val wakeup = Vec(params.LdExuCnt, Flipped(Valid(new DynInst))) 540 val loadPcRead = Vec(params.LduCnt, Output(UInt(VAddrBits.W))) 541 val storePcRead = Vec(params.StaCnt, Output(UInt(VAddrBits.W))) 542 val hyuPcRead = Vec(params.HyuCnt, Output(UInt(VAddrBits.W))) 543 // Input 544 val writebackLda = Vec(params.LduCnt, Flipped(DecoupledIO(new MemExuOutput))) 545 val writebackSta = Vec(params.StaCnt, Flipped(DecoupledIO(new MemExuOutput))) 546 val writebackStd = Vec(params.StdCnt, Flipped(DecoupledIO(new MemExuOutput))) 547 val writebackHyuLda = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput))) 548 val writebackHyuSta = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput))) 549 val writebackVldu = Vec(params.VlduCnt, Flipped(DecoupledIO(new MemExuOutput(true)))) 550 551 val s3_delayed_load_error = Input(Vec(LoadPipelineWidth, Bool())) 552 val stIn = Input(Vec(params.StaExuCnt, ValidIO(new DynInst()))) 553 val memoryViolation = Flipped(ValidIO(new Redirect)) 554 val exceptionVAddr = Input(UInt(VAddrBits.W)) 555 val sqDeq = Input(UInt(log2Ceil(EnsbufferWidth + 1).W)) 556 val lqDeq = Input(UInt(log2Up(CommitWidth + 1).W)) 557 val sqDeqPtr = Input(new SqPtr) 558 val lqDeqPtr = Input(new LqPtr) 559 560 val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W)) 561 val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W)) 562 563 val lqCanAccept = Input(Bool()) 564 val sqCanAccept = Input(Bool()) 565 566 val otherFastWakeup = Flipped(Vec(params.LduCnt + params.HyuCnt, ValidIO(new DynInst))) 567 val stIssuePtr = Input(new SqPtr()) 568 569 val csrDistributedUpdate = Flipped(new DistributedCSRUpdateReq) 570 571 val debugLS = Flipped(Output(new DebugLSIO)) 572 573 val lsTopdownInfo = Vec(params.LduCnt + params.HyuCnt, Flipped(Output(new LsTopdownInfo))) 574 // Output 575 val redirect = ValidIO(new Redirect) // rob flush MemBlock 576 val issueLda = MixedVec(Seq.fill(params.LduCnt)(DecoupledIO(new MemExuInput()))) 577 val issueSta = MixedVec(Seq.fill(params.StaCnt)(DecoupledIO(new MemExuInput()))) 578 val issueStd = MixedVec(Seq.fill(params.StdCnt)(DecoupledIO(new MemExuInput()))) 579 val issueHylda = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput()))) 580 val issueHysta = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput()))) 581 val issueVldu = MixedVec(Seq.fill(params.VlduCnt)(DecoupledIO(new MemExuInput(true)))) 582 583 val loadFastMatch = Vec(params.LduCnt, Output(UInt(params.LduCnt.W))) 584 val loadFastImm = Vec(params.LduCnt, Output(UInt(12.W))) // Imm_I 585 586 val tlbCsr = Output(new TlbCsrBundle) 587 val csrCtrl = Output(new CustomCSRCtrlIO) 588 val sfence = Output(new SfenceBundle) 589 val isStoreException = Output(Bool()) 590 val isVlsException = Output(Bool()) 591 592 // ATTENTION: The issue ports' sequence order should be the same as IQs' deq config 593 private [backend] def issueUops: Seq[DecoupledIO[MemExuInput]] = { 594 issueSta ++ 595 issueHylda ++ issueHysta ++ 596 issueLda ++ 597 issueVldu ++ 598 issueStd 599 }.toSeq 600 601 // ATTENTION: The writeback ports' sequence order should be the same as IQs' deq config 602 private [backend] def writeBack: Seq[DecoupledIO[MemExuOutput]] = { 603 writebackSta ++ 604 writebackHyuLda ++ writebackHyuSta ++ 605 writebackLda ++ 606 writebackVldu ++ 607 writebackStd 608 } 609} 610 611class BackendIO(implicit p: Parameters, params: BackendParams) extends XSBundle { 612 val fromTop = new Bundle { 613 val hartId = Input(UInt(8.W)) 614 val externalInterrupt = new ExternalInterruptIO 615 } 616 617 val toTop = new Bundle { 618 val cpuHalted = Output(Bool()) 619 } 620 621 val fenceio = new FenceIO 622 // Todo: merge these bundles into BackendFrontendIO 623 val frontend = Flipped(new FrontendToCtrlIO) 624 val frontendSfence = Output(new SfenceBundle) 625 val frontendCsrCtrl = Output(new CustomCSRCtrlIO) 626 val frontendTlbCsr = Output(new TlbCsrBundle) 627 // distributed csr write 628 val frontendCsrDistributedUpdate = Flipped(new DistributedCSRUpdateReq) 629 630 val mem = new BackendMemIO 631 632 val perf = Input(new PerfCounterIO) 633 634 val tlb = Output(new TlbCsrBundle) 635 636 val csrCustomCtrl = Output(new CustomCSRCtrlIO) 637 638 val debugTopDown = new Bundle { 639 val fromRob = new RobCoreTopDownIO 640 val fromCore = new CoreDispatchTopDownIO 641 } 642 val debugRolling = new RobDebugRollingIO 643} 644