xref: /XiangShan/src/main/scala/xiangshan/backend/Backend.scala (revision ea46c302837b90f2cc38e0813b76b749b1ead1ea)
1package xiangshan.backend
2
3import chipsalliance.rocketchip.config.Parameters
4import chisel3._
5import chisel3.util._
6import utils.OptionWrapper
7import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
8import utility.ZeroExt
9import xiangshan._
10import xiangshan.backend.Bundles.{DynInst, IssueQueueIQWakeUpBundle, MemExuInput, MemExuOutput}
11import xiangshan.backend.ctrlblock.CtrlBlock
12import xiangshan.backend.datapath.WbConfig._
13import xiangshan.backend.datapath.{BypassNetwork, DataPath, NewPipelineConnect, WbDataPath, WbFuBusyTable}
14import xiangshan.backend.exu.ExuBlock
15import xiangshan.backend.fu.vector.Bundles.{VConfig, VType}
16import xiangshan.backend.fu.{FenceIO, FenceToSbuffer, FuConfig, PerfCounterIO}
17import xiangshan.backend.issue.{CancelNetwork, Scheduler}
18import xiangshan.backend.rob.RobLsqIO
19import xiangshan.frontend.{FtqPtr, FtqRead}
20import xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr}
21
22class Backend(val params: BackendParams)(implicit p: Parameters) extends LazyModule
23  with HasXSParameter {
24
25  /* Only update the idx in mem-scheduler here
26   * Idx in other schedulers can be updated the same way if needed
27   *
28   * Also note that we filter out the 'stData issue-queues' when counting
29   */
30  for ((ibp, idx) <- params.memSchdParams.get.issueBlockParams.filter(iq => iq.StdCnt == 0).zipWithIndex) {
31    ibp.updateIdx(idx)
32  }
33
34  println(params.iqWakeUpParams)
35
36  for ((schdCfg, i) <- params.allSchdParams.zipWithIndex) {
37    schdCfg.bindBackendParam(params)
38  }
39
40  for ((iqCfg, i) <- params.allIssueParams.zipWithIndex) {
41    iqCfg.bindBackendParam(params)
42  }
43
44  for ((exuCfg, i) <- params.allExuParams.zipWithIndex) {
45    exuCfg.updateIQWakeUpConfigs(params.iqWakeUpParams)
46    exuCfg.updateExuIdx(i)
47    exuCfg.bindBackendParam(params)
48  }
49
50  println("[Backend] ExuConfigs:")
51  for (exuCfg <- params.allExuParams) {
52    val fuConfigs = exuCfg.fuConfigs
53    val wbPortConfigs = exuCfg.wbPortConfigs
54    val immType = exuCfg.immType
55
56    println("[Backend]   " +
57      s"${exuCfg.name}: " +
58      s"${fuConfigs.map(_.name).mkString("fu(s): {", ",", "}")}, " +
59      s"${wbPortConfigs.mkString("wb: {", ",", "}")}, " +
60      s"${immType.map(SelImm.mkString(_)).mkString("imm: {", ",", "}")}, " +
61      s"latMax(${exuCfg.latencyValMax}), ${exuCfg.fuLatancySet.mkString("lat: {", ",", "}")}, "
62    )
63    require(
64      wbPortConfigs.collectFirst { case x: IntWB => x }.nonEmpty ==
65        fuConfigs.map(_.writeIntRf).reduce(_ || _),
66      "int wb port has no priority"
67    )
68    require(
69      wbPortConfigs.collectFirst { case x: VfWB => x }.nonEmpty ==
70        fuConfigs.map(x => x.writeFpRf || x.writeVecRf).reduce(_ || _),
71      "vec wb port has no priority"
72    )
73  }
74
75  for (cfg <- FuConfig.allConfigs) {
76    println(s"[Backend] $cfg")
77  }
78
79  val ctrlBlock = LazyModule(new CtrlBlock(params))
80  val intScheduler = params.intSchdParams.map(x => LazyModule(new Scheduler(x)))
81  val vfScheduler = params.vfSchdParams.map(x => LazyModule(new Scheduler(x)))
82  val memScheduler = params.memSchdParams.map(x => LazyModule(new Scheduler(x)))
83  val cancelNetwork = LazyModule(new CancelNetwork(params))
84  val dataPath = LazyModule(new DataPath(params))
85  val intExuBlock = params.intSchdParams.map(x => LazyModule(new ExuBlock(x)))
86  val vfExuBlock = params.vfSchdParams.map(x => LazyModule(new ExuBlock(x)))
87  val wbFuBusyTable = LazyModule(new WbFuBusyTable(params))
88
89  lazy val module = new BackendImp(this)
90}
91
92class BackendImp(override val wrapper: Backend)(implicit p: Parameters) extends LazyModuleImp(wrapper)
93  with HasXSParameter {
94  implicit private val params = wrapper.params
95  val io = IO(new BackendIO()(p, wrapper.params))
96
97  private val ctrlBlock = wrapper.ctrlBlock.module
98  private val intScheduler = wrapper.intScheduler.get.module
99  private val vfScheduler = wrapper.vfScheduler.get.module
100  private val memScheduler = wrapper.memScheduler.get.module
101  private val cancelNetwork = wrapper.cancelNetwork.module
102  private val dataPath = wrapper.dataPath.module
103  private val intExuBlock = wrapper.intExuBlock.get.module
104  private val vfExuBlock = wrapper.vfExuBlock.get.module
105  private val bypassNetwork = Module(new BypassNetwork)
106  private val wbDataPath = Module(new WbDataPath(params))
107  private val wbFuBusyTable = wrapper.wbFuBusyTable.module
108
109  private val iqWakeUpMappedBundle: Map[Int, ValidIO[IssueQueueIQWakeUpBundle]] = (
110    intScheduler.io.toSchedulers.wakeupVec ++
111      vfScheduler.io.toSchedulers.wakeupVec ++
112      memScheduler.io.toSchedulers.wakeupVec
113    ).map(x => (x.bits.exuIdx, x)).toMap
114
115  println(s"[Backend] iq wake up keys: ${iqWakeUpMappedBundle.keys}")
116
117  wbFuBusyTable.io.in.intSchdBusyTable := intScheduler.io.wbFuBusyTable
118  wbFuBusyTable.io.in.vfSchdBusyTable := vfScheduler.io.wbFuBusyTable
119  wbFuBusyTable.io.in.memSchdBusyTable := memScheduler.io.wbFuBusyTable
120  intScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.intRespRead
121  vfScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.vfRespRead
122  memScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.memRespRead
123  dataPath.io.wbConfictRead := wbFuBusyTable.io.out.wbConflictRead
124
125  wbDataPath.io.fromIntExu.flatten.filter(x => x.bits.params.writeIntRf)
126
127  private val vconfig = dataPath.io.vconfigReadPort.data
128  private val og1CancelVec: Vec[Bool] = VecInit(dataPath.io.toIQCancelVec.map(_("OG1")))
129  private val og0CancelVecFromDataPath: Vec[Bool] = VecInit(dataPath.io.toIQCancelVec.map(_("OG0")))
130  private val og0CancelVecFromCancelNet: Vec[Bool] = cancelNetwork.io.out.og0CancelVec
131  private val og0CancelVec: Vec[Bool] = VecInit(og0CancelVecFromDataPath.zip(og0CancelVecFromCancelNet).map(x => x._1 | x._2))
132  dontTouch(og0CancelVecFromDataPath)
133  dontTouch(og0CancelVecFromCancelNet)
134  dontTouch(og0CancelVec)
135  dontTouch(og1CancelVec)
136
137  ctrlBlock.io.fromTop.hartId := io.fromTop.hartId
138  ctrlBlock.io.frontend <> io.frontend
139  ctrlBlock.io.fromWB.wbData <> wbDataPath.io.toCtrlBlock.writeback
140  ctrlBlock.io.fromMem.stIn <> io.mem.stIn
141  ctrlBlock.io.fromMem.violation <> io.mem.memoryViolation
142  ctrlBlock.io.csrCtrl <> intExuBlock.io.csrio.get.customCtrl
143  ctrlBlock.io.robio.csr.intrBitSet := intExuBlock.io.csrio.get.interrupt
144  ctrlBlock.io.robio.csr.trapTarget := intExuBlock.io.csrio.get.trapTarget
145  ctrlBlock.io.robio.csr.isXRet := intExuBlock.io.csrio.get.isXRet
146  ctrlBlock.io.robio.csr.wfiEvent := intExuBlock.io.csrio.get.wfi_event
147  ctrlBlock.io.robio.lsq <> io.mem.robLsqIO
148  ctrlBlock.io.fromDataPath.vtype := vconfig(7, 0).asTypeOf(new VType)
149
150  intScheduler.io.fromTop.hartId := io.fromTop.hartId
151  intScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
152  intScheduler.io.fromCtrlBlock.pcVec := ctrlBlock.io.toIssueBlock.pcVec
153  intScheduler.io.fromCtrlBlock.targetVec := ctrlBlock.io.toIssueBlock.targetVec
154  intScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
155  intScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.intUops
156  intScheduler.io.intWriteBack := wbDataPath.io.toIntPreg
157  intScheduler.io.vfWriteBack := 0.U.asTypeOf(intScheduler.io.vfWriteBack)
158  intScheduler.io.fromDataPath.resp := dataPath.io.toIntIQ
159  intScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
160  intScheduler.io.fromDataPath.og0Cancel := og0CancelVec
161  intScheduler.io.fromDataPath.og1Cancel := og1CancelVec
162
163  memScheduler.io.fromTop.hartId := io.fromTop.hartId
164  memScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
165  memScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
166  memScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.memUops
167  memScheduler.io.intWriteBack := wbDataPath.io.toIntPreg
168  memScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg
169  memScheduler.io.fromMem.get.scommit := io.mem.sqDeq
170  memScheduler.io.fromMem.get.lcommit := io.mem.lqDeq
171  memScheduler.io.fromMem.get.sqCancelCnt := io.mem.sqCancelCnt
172  memScheduler.io.fromMem.get.lqCancelCnt := io.mem.lqCancelCnt
173  memScheduler.io.fromMem.get.stIssuePtr := io.mem.stIssuePtr
174  memScheduler.io.fromMem.get.memWaitUpdateReq.staIssue.zip(io.mem.stIn).foreach { case (sink, source) =>
175    sink.valid := source.valid
176    sink.bits.uop := 0.U.asTypeOf(sink.bits.uop)
177    sink.bits.uop.robIdx := source.bits.robIdx
178  }
179  memScheduler.io.fromDataPath.resp := dataPath.io.toMemIQ
180  memScheduler.io.fromMem.get.ldaFeedback := io.mem.ldaIqFeedback
181  memScheduler.io.fromMem.get.staFeedback := io.mem.staIqFeedback
182  memScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
183  memScheduler.io.fromDataPath.og0Cancel := og0CancelVec
184  memScheduler.io.fromDataPath.og1Cancel := og1CancelVec
185
186  vfScheduler.io.fromTop.hartId := io.fromTop.hartId
187  vfScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
188  vfScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
189  vfScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.vfUops
190  vfScheduler.io.intWriteBack := 0.U.asTypeOf(vfScheduler.io.intWriteBack)
191  vfScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg
192  vfScheduler.io.fromDataPath.resp := dataPath.io.toVfIQ
193  vfScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
194  vfScheduler.io.fromDataPath.og0Cancel := og0CancelVec
195  vfScheduler.io.fromDataPath.og1Cancel := og1CancelVec
196
197  cancelNetwork.io.in.int <> intScheduler.io.toDataPath
198  cancelNetwork.io.in.vf  <> vfScheduler.io.toDataPath
199  cancelNetwork.io.in.mem <> memScheduler.io.toDataPath
200  cancelNetwork.io.in.og0CancelVec := og0CancelVecFromDataPath
201  cancelNetwork.io.in.og1CancelVec := og1CancelVec
202
203  dataPath.io.flush := ctrlBlock.io.toDataPath.flush
204  dataPath.io.vconfigReadPort.addr := ctrlBlock.io.toDataPath.vtypeAddr
205
206  for (i <- 0 until dataPath.io.fromIntIQ.length) {
207    for (j <- 0 until dataPath.io.fromIntIQ(i).length) {
208      NewPipelineConnect(
209        cancelNetwork.io.out.int(i)(j), dataPath.io.fromIntIQ(i)(j), dataPath.io.fromIntIQ(i)(j).valid,
210        cancelNetwork.io.out.int(i)(j).bits.common.robIdx.needFlush(ctrlBlock.io.toDataPath.flush),
211        Option("intScheduler2DataPathPipe")
212      )
213    }
214  }
215
216  for (i <- 0 until dataPath.io.fromVfIQ.length) {
217    for (j <- 0 until dataPath.io.fromVfIQ(i).length) {
218      NewPipelineConnect(
219        cancelNetwork.io.out.vf(i)(j), dataPath.io.fromVfIQ(i)(j), dataPath.io.fromVfIQ(i)(j).valid,
220        cancelNetwork.io.out.vf(i)(j).bits.common.robIdx.needFlush(ctrlBlock.io.toDataPath.flush),
221        Option("vfScheduler2DataPathPipe")
222      )
223    }
224  }
225
226  for (i <- 0 until dataPath.io.fromMemIQ.length) {
227    for (j <- 0 until dataPath.io.fromMemIQ(i).length) {
228      NewPipelineConnect(
229        cancelNetwork.io.out.mem(i)(j), dataPath.io.fromMemIQ(i)(j), dataPath.io.fromMemIQ(i)(j).valid,
230        cancelNetwork.io.out.mem(i)(j).bits.common.robIdx.needFlush(ctrlBlock.io.toDataPath.flush),
231        Option("memScheduler2DataPathPipe")
232      )
233    }
234  }
235
236  println(s"[Backend] wbDataPath.io.toIntPreg: ${wbDataPath.io.toIntPreg.size}, dataPath.io.fromIntWb: ${dataPath.io.fromIntWb.size}")
237  println(s"[Backend] wbDataPath.io.toVfPreg: ${wbDataPath.io.toVfPreg.size}, dataPath.io.fromFpWb: ${dataPath.io.fromVfWb.size}")
238  dataPath.io.fromIntWb := wbDataPath.io.toIntPreg
239  dataPath.io.fromVfWb := wbDataPath.io.toVfPreg
240  dataPath.io.debugIntRat := ctrlBlock.io.debug_int_rat
241  dataPath.io.debugFpRat := ctrlBlock.io.debug_fp_rat
242  dataPath.io.debugVecRat := ctrlBlock.io.debug_vec_rat
243  dataPath.io.debugVconfigRat := ctrlBlock.io.debug_vconfig_rat
244
245  bypassNetwork.io.fromDataPath.int <> dataPath.io.toIntExu
246  bypassNetwork.io.fromDataPath.vf <> dataPath.io.toFpExu
247  bypassNetwork.io.fromDataPath.mem <> dataPath.io.toMemExu
248  bypassNetwork.io.fromExus.connectExuOutput(_.int)(intExuBlock.io.out)
249  bypassNetwork.io.fromExus.connectExuOutput(_.vf)(vfExuBlock.io.out)
250  bypassNetwork.io.fromExus.mem.flatten.zip(io.mem.writeBack).foreach { case (sink, source) =>
251    sink.valid := source.valid
252    sink.bits.pdest := source.bits.uop.pdest
253    sink.bits.data := source.bits.data
254  }
255
256  intExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush
257  for (i <- 0 until intExuBlock.io.in.length) {
258    for (j <- 0 until intExuBlock.io.in(i).length) {
259      NewPipelineConnect(
260        bypassNetwork.io.toExus.int(i)(j), intExuBlock.io.in(i)(j), intExuBlock.io.in(i)(j).fire,
261        Mux(
262          bypassNetwork.io.toExus.int(i)(j).fire,
263          bypassNetwork.io.toExus.int(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush),
264          intExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush)
265        )
266      )
267    }
268  }
269
270  private val csrio = intExuBlock.io.csrio.get
271  csrio.hartId := io.fromTop.hartId
272  csrio.perf.retiredInstr <> ctrlBlock.io.robio.csr.perfinfo.retiredInstr
273  csrio.perf.ctrlInfo <> ctrlBlock.io.perfInfo.ctrlInfo
274  csrio.perf.perfEventsCtrl <> ctrlBlock.getPerf
275  csrio.fpu.fflags := ctrlBlock.io.robio.csr.fflags
276  csrio.fpu.isIllegal := false.B // Todo: remove it
277  csrio.fpu.dirty_fs := ctrlBlock.io.robio.csr.dirty_fs
278  csrio.vpu <> 0.U.asTypeOf(csrio.vpu) // Todo
279
280  val debugVconfig = dataPath.io.debugVconfig.asTypeOf(new VConfig)
281  val debugVtype = VType.toVtypeStruct(debugVconfig.vtype).asUInt
282  val debugVl = debugVconfig.vl
283  csrio.vpu.set_vxsat := ctrlBlock.io.robio.csr.vxsat
284  csrio.vpu.set_vstart.valid := ctrlBlock.io.robio.csr.vcsrFlag
285  csrio.vpu.set_vstart.bits := 0.U
286  csrio.vpu.set_vtype.valid := ctrlBlock.io.robio.csr.vcsrFlag
287  csrio.vpu.set_vtype.bits := ZeroExt(debugVtype, XLEN)
288  csrio.vpu.set_vl.valid := ctrlBlock.io.robio.csr.vcsrFlag
289  csrio.vpu.set_vl.bits := ZeroExt(debugVl, XLEN)
290  csrio.exception := ctrlBlock.io.robio.exception
291  csrio.memExceptionVAddr := io.mem.exceptionVAddr
292  csrio.externalInterrupt := io.fromTop.externalInterrupt
293  csrio.distributedUpdate(0) := io.mem.csrDistributedUpdate
294  csrio.distributedUpdate(1) := io.frontendCsrDistributedUpdate
295  csrio.perf <> io.perf
296  private val fenceio = intExuBlock.io.fenceio.get
297  fenceio.disableSfence := csrio.disableSfence
298  io.fenceio <> fenceio
299
300  vfExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush
301  for (i <- 0 until vfExuBlock.io.in.size) {
302    for (j <- 0 until vfExuBlock.io.in(i).size) {
303      NewPipelineConnect(
304        bypassNetwork.io.toExus.vf(i)(j), vfExuBlock.io.in(i)(j), vfExuBlock.io.in(i)(j).fire,
305        Mux(
306          bypassNetwork.io.toExus.vf(i)(j).fire,
307          bypassNetwork.io.toExus.vf(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush),
308          vfExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush)
309        )
310      )
311    }
312  }
313  vfExuBlock.io.frm.foreach(_ := csrio.fpu.frm)
314
315  wbDataPath.io.flush := ctrlBlock.io.redirect
316  wbDataPath.io.fromTop.hartId := io.fromTop.hartId
317  wbDataPath.io.fromIntExu <> intExuBlock.io.out
318  wbDataPath.io.fromVfExu <> vfExuBlock.io.out
319  wbDataPath.io.fromMemExu.flatten.zip(io.mem.writeBack).foreach { case (sink, source) =>
320    sink.valid := source.valid
321    source.ready := sink.ready
322    sink.bits.data   := source.bits.data
323    sink.bits.pdest  := source.bits.uop.pdest
324    sink.bits.robIdx := source.bits.uop.robIdx
325    sink.bits.intWen.foreach(_ := source.bits.uop.rfWen)
326    sink.bits.fpWen.foreach(_ := source.bits.uop.fpWen)
327    sink.bits.vecWen.foreach(_ := source.bits.uop.vecWen)
328    sink.bits.exceptionVec.foreach(_ := source.bits.uop.exceptionVec)
329    sink.bits.flushPipe.foreach(_ := source.bits.uop.flushPipe)
330    sink.bits.replay.foreach(_ := source.bits.uop.replayInst)
331    sink.bits.debug := source.bits.debug
332    sink.bits.debugInfo := 0.U.asTypeOf(sink.bits.debugInfo)
333    sink.bits.lqIdx.foreach(_ := source.bits.uop.lqIdx)
334    sink.bits.sqIdx.foreach(_ := source.bits.uop.sqIdx)
335    sink.bits.ftqIdx.foreach(_ := source.bits.uop.ftqPtr)
336    sink.bits.ftqOffset.foreach(_ := source.bits.uop.ftqOffset)
337  }
338
339  // to mem
340  private val toMem = Wire(bypassNetwork.io.toExus.mem.cloneType)
341  for (i <- toMem.indices) {
342    for (j <- toMem(i).indices) {
343      NewPipelineConnect(
344        bypassNetwork.io.toExus.mem(i)(j), toMem(i)(j), toMem(i)(j).fire,
345        Mux(
346          bypassNetwork.io.toExus.mem(i)(j).fire,
347          bypassNetwork.io.toExus.mem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush),
348          toMem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush)
349        )
350      )
351    }
352  }
353
354  io.mem.redirect := ctrlBlock.io.redirect
355  io.mem.issueUops.zip(toMem.flatten).foreach { case (sink, source) =>
356    sink.valid := source.valid
357    source.ready := sink.ready
358    sink.bits.iqIdx         := source.bits.iqIdx
359    sink.bits.isFirstIssue  := source.bits.isFirstIssue
360    sink.bits.uop           := 0.U.asTypeOf(sink.bits.uop)
361    sink.bits.src           := 0.U.asTypeOf(sink.bits.src)
362    sink.bits.src.zip(source.bits.src).foreach { case (l, r) => l := r}
363    sink.bits.uop.fuType    := source.bits.fuType
364    sink.bits.uop.fuOpType  := source.bits.fuOpType
365    sink.bits.uop.imm       := source.bits.imm
366    sink.bits.uop.robIdx    := source.bits.robIdx
367    sink.bits.uop.pdest     := source.bits.pdest
368    sink.bits.uop.rfWen     := source.bits.rfWen.getOrElse(false.B)
369    sink.bits.uop.fpWen     := source.bits.fpWen.getOrElse(false.B)
370    sink.bits.uop.vecWen    := source.bits.vecWen.getOrElse(false.B)
371    sink.bits.uop.flushPipe := source.bits.flushPipe.getOrElse(false.B)
372    sink.bits.uop.pc        := source.bits.pc.getOrElse(0.U)
373    sink.bits.uop.lqIdx     := source.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr))
374    sink.bits.uop.sqIdx     := source.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr))
375    sink.bits.uop.ftqPtr    := source.bits.ftqIdx.getOrElse(0.U.asTypeOf(new FtqPtr))
376    sink.bits.uop.ftqOffset := source.bits.ftqOffset.getOrElse(0.U)
377  }
378  io.mem.loadFastMatch := memScheduler.io.toMem.get.loadFastMatch.map(_.fastMatch)
379  io.mem.loadFastImm := memScheduler.io.toMem.get.loadFastMatch.map(_.fastImm)
380  io.mem.tlbCsr := csrio.tlb
381  io.mem.csrCtrl := csrio.customCtrl
382  io.mem.sfence := fenceio.sfence
383  io.mem.isStoreException := CommitType.lsInstIsStore(ctrlBlock.io.robio.exception.bits.commitType)
384  require(io.mem.loadPcRead.size == params.LduCnt)
385  io.mem.loadPcRead.zipWithIndex.foreach { case (loadPcRead, i) =>
386    loadPcRead.data := ctrlBlock.io.memLdPcRead(i).data
387    ctrlBlock.io.memLdPcRead(i).ptr := loadPcRead.ptr
388    ctrlBlock.io.memLdPcRead(i).offset := loadPcRead.offset
389  }
390  // mem io
391  io.mem.lsqEnqIO <> memScheduler.io.memIO.get.lsqEnqIO
392  io.mem.robLsqIO <> ctrlBlock.io.robio.lsq
393  io.mem.toSbuffer <> fenceio.sbuffer
394
395  io.frontendSfence := fenceio.sfence
396  io.frontendTlbCsr := csrio.tlb
397  io.frontendCsrCtrl := csrio.customCtrl
398
399  io.tlb <> csrio.tlb
400
401  io.csrCustomCtrl := csrio.customCtrl
402
403  dontTouch(memScheduler.io)
404  dontTouch(io.mem)
405  dontTouch(dataPath.io.toMemExu)
406  dontTouch(wbDataPath.io.fromMemExu)
407}
408
409class BackendMemIO(implicit p: Parameters, params: BackendParams) extends XSBundle {
410  // params alias
411  private val LoadQueueSize = VirtualLoadQueueSize
412  // In/Out // Todo: split it into one-direction bundle
413  val lsqEnqIO = Flipped(new LsqEnqIO)
414  val robLsqIO = new RobLsqIO
415  val toSbuffer = new FenceToSbuffer
416  val ldaIqFeedback = Vec(params.LduCnt, Flipped(new MemRSFeedbackIO))
417  val staIqFeedback = Vec(params.StaCnt, Flipped(new MemRSFeedbackIO))
418  val loadPcRead = Vec(params.LduCnt, Flipped(new FtqRead(UInt(VAddrBits.W))))
419
420  // Input
421  val writeBack = MixedVec(Seq.fill(params.LduCnt + params.StaCnt * 2)(Flipped(DecoupledIO(new MemExuOutput()))) ++ Seq.fill(params.VlduCnt)(Flipped(DecoupledIO(new MemExuOutput(true)))))
422
423  val s3_delayed_load_error = Input(Vec(LoadPipelineWidth, Bool()))
424  val stIn = Input(Vec(params.StaCnt, ValidIO(new DynInst())))
425  val memoryViolation = Flipped(ValidIO(new Redirect))
426  val exceptionVAddr = Input(UInt(VAddrBits.W))
427  val sqDeq = Input(UInt(log2Ceil(EnsbufferWidth + 1).W))
428  val lqDeq = Input(UInt(log2Up(CommitWidth + 1).W))
429
430  val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W))
431  val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W))
432
433  val otherFastWakeup = Flipped(Vec(params.LduCnt + 2 * params.StaCnt, ValidIO(new DynInst)))
434  val stIssuePtr = Input(new SqPtr())
435
436  val csrDistributedUpdate = Flipped(new DistributedCSRUpdateReq)
437
438  // Output
439  val redirect = ValidIO(new Redirect)   // rob flush MemBlock
440  val issueUops = MixedVec(Seq.fill(params.LduCnt + params.StaCnt * 2)(DecoupledIO(new MemExuInput())) ++ Seq.fill(params.VlduCnt)(DecoupledIO(new MemExuInput(true))))
441  val loadFastMatch = Vec(params.LduCnt, Output(UInt(params.LduCnt.W)))
442  val loadFastImm   = Vec(params.LduCnt, Output(UInt(12.W))) // Imm_I
443
444  val tlbCsr = Output(new TlbCsrBundle)
445  val csrCtrl = Output(new CustomCSRCtrlIO)
446  val sfence = Output(new SfenceBundle)
447  val isStoreException = Output(Bool())
448}
449
450class BackendIO(implicit p: Parameters, params: BackendParams) extends XSBundle {
451  val fromTop = new Bundle {
452    val hartId = Input(UInt(8.W))
453    val externalInterrupt = new ExternalInterruptIO
454  }
455
456  val toTop = new Bundle {
457    val cpuHalted = Output(Bool())
458  }
459
460  val fenceio = new FenceIO
461  // Todo: merge these bundles into BackendFrontendIO
462  val frontend = Flipped(new FrontendToCtrlIO)
463  val frontendSfence = Output(new SfenceBundle)
464  val frontendCsrCtrl = Output(new CustomCSRCtrlIO)
465  val frontendTlbCsr = Output(new TlbCsrBundle)
466  // distributed csr write
467  val frontendCsrDistributedUpdate = Flipped(new DistributedCSRUpdateReq)
468
469  val mem = new BackendMemIO
470
471  val perf = Input(new PerfCounterIO)
472
473  val tlb = Output(new TlbCsrBundle)
474
475  val csrCustomCtrl = Output(new CustomCSRCtrlIO)
476}
477