xref: /XiangShan/src/main/scala/xiangshan/backend/Backend.scala (revision e25e4d90505c592524b410b127fe611ac49a3adf)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.backend
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util._
22import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
23import utility.{Constantin, ZeroExt}
24import xiangshan._
25import xiangshan.backend.Bundles.{DynInst, IssueQueueIQWakeUpBundle, LoadShouldCancel, MemExuInput, MemExuOutput, VPUCtrlSignals}
26import xiangshan.backend.ctrlblock.{DebugLSIO, LsTopdownInfo}
27import xiangshan.backend.datapath.DataConfig.{IntData, VecData}
28import xiangshan.backend.datapath.RdConfig.{IntRD, VfRD}
29import xiangshan.backend.datapath.WbConfig._
30import xiangshan.backend.datapath._
31import xiangshan.backend.dispatch.CoreDispatchTopDownIO
32import xiangshan.backend.exu.ExuBlock
33import xiangshan.backend.fu.vector.Bundles.{VConfig, VType}
34import xiangshan.backend.fu.{FenceIO, FenceToSbuffer, FuConfig, FuType, PerfCounterIO}
35import xiangshan.backend.issue.EntryBundles._
36import xiangshan.backend.issue.{CancelNetwork, Scheduler, SchedulerImpBase}
37import xiangshan.backend.rob.{RobCoreTopDownIO, RobDebugRollingIO, RobLsqIO, RobPtr}
38import xiangshan.frontend.{FtqPtr, FtqRead, PreDecodeInfo}
39import xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr}
40import scala.collection.mutable
41
42class Backend(val params: BackendParams)(implicit p: Parameters) extends LazyModule
43  with HasXSParameter {
44
45  override def shouldBeInlined: Boolean = false
46
47  /* Only update the idx in mem-scheduler here
48   * Idx in other schedulers can be updated the same way if needed
49   *
50   * Also note that we filter out the 'stData issue-queues' when counting
51   */
52  for ((ibp, idx) <- params.memSchdParams.get.issueBlockParams.filter(iq => iq.StdCnt == 0).zipWithIndex) {
53    ibp.updateIdx(idx)
54  }
55
56  println(params.iqWakeUpParams)
57
58  for ((schdCfg, i) <- params.allSchdParams.zipWithIndex) {
59    schdCfg.bindBackendParam(params)
60  }
61
62  for ((iqCfg, i) <- params.allIssueParams.zipWithIndex) {
63    iqCfg.bindBackendParam(params)
64  }
65
66  for ((exuCfg, i) <- params.allExuParams.zipWithIndex) {
67    exuCfg.bindBackendParam(params)
68    exuCfg.updateIQWakeUpConfigs(params.iqWakeUpParams)
69    exuCfg.updateExuIdx(i)
70  }
71
72  println("[Backend] ExuConfigs:")
73  for (exuCfg <- params.allExuParams) {
74    val fuConfigs = exuCfg.fuConfigs
75    val wbPortConfigs = exuCfg.wbPortConfigs
76    val immType = exuCfg.immType
77
78    println("[Backend]   " +
79      s"${exuCfg.name}: " +
80      (if (exuCfg.fakeUnit) "fake, " else "") +
81      (if (exuCfg.hasLoadFu || exuCfg.hasHyldaFu) s"LdExuIdx(${backendParams.getLdExuIdx(exuCfg)})" else "") +
82      s"${fuConfigs.map(_.name).mkString("fu(s): {", ",", "}")}, " +
83      s"${wbPortConfigs.mkString("wb: {", ",", "}")}, " +
84      s"${immType.map(SelImm.mkString(_)).mkString("imm: {", ",", "}")}, " +
85      s"latMax(${exuCfg.latencyValMax}), ${exuCfg.fuLatancySet.mkString("lat: {", ",", "}")}, " +
86      s"srcReg(${exuCfg.numRegSrc})"
87    )
88    require(
89      wbPortConfigs.collectFirst { case x: IntWB => x }.nonEmpty ==
90        fuConfigs.map(_.writeIntRf).reduce(_ || _),
91      s"${exuCfg.name} int wb port has no priority"
92    )
93    require(
94      wbPortConfigs.collectFirst { case x: VfWB => x }.nonEmpty ==
95        fuConfigs.map(x => x.writeFpRf || x.writeVecRf).reduce(_ || _),
96      s"${exuCfg.name} vec wb port has no priority"
97    )
98  }
99
100  println(s"[Backend] all fu configs")
101  for (cfg <- FuConfig.allConfigs) {
102    println(s"[Backend]   $cfg")
103  }
104
105  println(s"[Backend] Int RdConfigs: ExuName(Priority)")
106  for ((port, seq) <- params.getRdPortParams(IntData())) {
107    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
108  }
109
110  println(s"[Backend] Int WbConfigs: ExuName(Priority)")
111  for ((port, seq) <- params.getWbPortParams(IntData())) {
112    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
113  }
114
115  println(s"[Backend] Vf RdConfigs: ExuName(Priority)")
116  for ((port, seq) <- params.getRdPortParams(VecData())) {
117    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
118  }
119
120  println(s"[Backend] Vf WbConfigs: ExuName(Priority)")
121  for ((port, seq) <- params.getWbPortParams(VecData())) {
122    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
123  }
124
125  println(s"[Backend] Dispatch Configs:")
126  println(s"[Backend] Load IQ enq width(${params.numLoadDp}), Store IQ enq width(${params.numStoreDp})")
127  println(s"[Backend] Load DP width(${LSQLdEnqWidth}), Store DP width(${LSQStEnqWidth})")
128
129  params.updateCopyPdestInfo
130  println(s"[Backend] copyPdestInfo ${params.copyPdestInfo}")
131  params.allExuParams.map(_.copyNum)
132  val ctrlBlock = LazyModule(new CtrlBlock(params))
133  val pcTargetMem = LazyModule(new PcTargetMem(params))
134  val intScheduler = params.intSchdParams.map(x => LazyModule(new Scheduler(x)))
135  val vfScheduler = params.vfSchdParams.map(x => LazyModule(new Scheduler(x)))
136  val memScheduler = params.memSchdParams.map(x => LazyModule(new Scheduler(x)))
137  val dataPath = LazyModule(new DataPath(params))
138  val intExuBlock = params.intSchdParams.map(x => LazyModule(new ExuBlock(x)))
139  val vfExuBlock = params.vfSchdParams.map(x => LazyModule(new ExuBlock(x)))
140  val wbFuBusyTable = LazyModule(new WbFuBusyTable(params))
141
142  lazy val module = new BackendImp(this)
143}
144
145class BackendImp(override val wrapper: Backend)(implicit p: Parameters) extends LazyModuleImp(wrapper)
146  with HasXSParameter {
147  implicit private val params = wrapper.params
148
149  val io = IO(new BackendIO()(p, wrapper.params))
150
151  private val ctrlBlock = wrapper.ctrlBlock.module
152  private val pcTargetMem = wrapper.pcTargetMem.module
153  private val intScheduler: SchedulerImpBase = wrapper.intScheduler.get.module
154  private val vfScheduler = wrapper.vfScheduler.get.module
155  private val memScheduler = wrapper.memScheduler.get.module
156  private val dataPath = wrapper.dataPath.module
157  private val intExuBlock = wrapper.intExuBlock.get.module
158  private val vfExuBlock = wrapper.vfExuBlock.get.module
159  private val bypassNetwork = Module(new BypassNetwork)
160  private val wbDataPath = Module(new WbDataPath(params))
161  private val wbFuBusyTable = wrapper.wbFuBusyTable.module
162
163  private val iqWakeUpMappedBundle: Map[Int, ValidIO[IssueQueueIQWakeUpBundle]] = (
164    intScheduler.io.toSchedulers.wakeupVec ++
165      vfScheduler.io.toSchedulers.wakeupVec ++
166      memScheduler.io.toSchedulers.wakeupVec
167    ).map(x => (x.bits.exuIdx, x)).toMap
168
169  println(s"[Backend] iq wake up keys: ${iqWakeUpMappedBundle.keys}")
170
171  wbFuBusyTable.io.in.intSchdBusyTable := intScheduler.io.wbFuBusyTable
172  wbFuBusyTable.io.in.vfSchdBusyTable := vfScheduler.io.wbFuBusyTable
173  wbFuBusyTable.io.in.memSchdBusyTable := memScheduler.io.wbFuBusyTable
174  intScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.intRespRead
175  vfScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.vfRespRead
176  memScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.memRespRead
177  dataPath.io.wbConfictRead := wbFuBusyTable.io.out.wbConflictRead
178
179  private val og1CancelOH: UInt = dataPath.io.og1CancelOH
180  private val og0CancelOH: UInt = dataPath.io.og0CancelOH
181  private val cancelToBusyTable = dataPath.io.cancelToBusyTable
182
183  ctrlBlock.io.IQValidNumVec := intScheduler.io.IQValidNumVec
184  ctrlBlock.io.fromTop.hartId := io.fromTop.hartId
185  ctrlBlock.io.frontend <> io.frontend
186  ctrlBlock.io.fromWB.wbData <> wbDataPath.io.toCtrlBlock.writeback
187  ctrlBlock.io.fromMem.stIn <> io.mem.stIn
188  ctrlBlock.io.fromMem.violation <> io.mem.memoryViolation
189  ctrlBlock.io.lqCanAccept := io.mem.lqCanAccept
190  ctrlBlock.io.sqCanAccept := io.mem.sqCanAccept
191  ctrlBlock.io.csrCtrl <> intExuBlock.io.csrio.get.customCtrl
192  ctrlBlock.io.robio.csr.intrBitSet := intExuBlock.io.csrio.get.interrupt
193  ctrlBlock.io.robio.csr.trapTarget := intExuBlock.io.csrio.get.trapTarget
194  ctrlBlock.io.robio.csr.isXRet := intExuBlock.io.csrio.get.isXRet
195  ctrlBlock.io.robio.csr.wfiEvent := intExuBlock.io.csrio.get.wfi_event
196  ctrlBlock.io.robio.lsq <> io.mem.robLsqIO
197  ctrlBlock.io.robio.lsTopdownInfo <> io.mem.lsTopdownInfo
198  ctrlBlock.io.robio.debug_ls <> io.mem.debugLS
199  ctrlBlock.perfinfo := DontCare // TODO: Implement backend hpm
200  ctrlBlock.io.debugEnqLsq.canAccept := io.mem.lsqEnqIO.canAccept
201  ctrlBlock.io.debugEnqLsq.resp := io.mem.lsqEnqIO.resp
202  ctrlBlock.io.debugEnqLsq.req := memScheduler.io.memIO.get.lsqEnqIO.req
203  ctrlBlock.io.debugEnqLsq.needAlloc := memScheduler.io.memIO.get.lsqEnqIO.needAlloc
204
205
206  intScheduler.io.fromTop.hartId := io.fromTop.hartId
207  intScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
208  intScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
209  intScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.intUops
210  intScheduler.io.intWriteBack := wbDataPath.io.toIntPreg
211  intScheduler.io.vfWriteBack := 0.U.asTypeOf(intScheduler.io.vfWriteBack)
212  intScheduler.io.fromDataPath.resp := dataPath.io.toIntIQ
213  intScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
214  intScheduler.io.fromDataPath.og0Cancel := og0CancelOH
215  intScheduler.io.fromDataPath.og1Cancel := og1CancelOH
216  intScheduler.io.ldCancel := io.mem.ldCancel
217  intScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable
218
219  memScheduler.io.fromTop.hartId := io.fromTop.hartId
220  memScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
221  memScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
222  memScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.memUops
223  memScheduler.io.intWriteBack := wbDataPath.io.toIntPreg
224  memScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg
225  memScheduler.io.fromMem.get.scommit := io.mem.sqDeq
226  memScheduler.io.fromMem.get.lcommit := io.mem.lqDeq
227  memScheduler.io.fromMem.get.wakeup := io.mem.wakeup
228  memScheduler.io.fromMem.get.sqDeqPtr := io.mem.sqDeqPtr
229  memScheduler.io.fromMem.get.lqDeqPtr := io.mem.lqDeqPtr
230  memScheduler.io.fromMem.get.sqCancelCnt := io.mem.sqCancelCnt
231  memScheduler.io.fromMem.get.lqCancelCnt := io.mem.lqCancelCnt
232  memScheduler.io.fromMem.get.stIssuePtr := io.mem.stIssuePtr
233  require(memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.length == io.mem.stIn.length)
234  memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.zip(io.mem.stIn).foreach { case (sink, source) =>
235    sink.valid := source.valid
236    sink.bits  := source.bits.robIdx
237  }
238  memScheduler.io.fromMem.get.memWaitUpdateReq.sqIdx := DontCare // TODO
239  memScheduler.io.fromDataPath.resp := dataPath.io.toMemIQ
240  memScheduler.io.fromMem.get.ldaFeedback := io.mem.ldaIqFeedback
241  memScheduler.io.fromMem.get.staFeedback := io.mem.staIqFeedback
242  memScheduler.io.fromMem.get.hyuFeedback := io.mem.hyuIqFeedback
243  memScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
244  memScheduler.io.fromDataPath.og0Cancel := og0CancelOH
245  memScheduler.io.fromDataPath.og1Cancel := og1CancelOH
246  memScheduler.io.ldCancel := io.mem.ldCancel
247  memScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable
248
249  vfScheduler.io.fromTop.hartId := io.fromTop.hartId
250  vfScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
251  vfScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
252  vfScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.vfUops
253  vfScheduler.io.intWriteBack := 0.U.asTypeOf(vfScheduler.io.intWriteBack)
254  vfScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg
255  vfScheduler.io.fromDataPath.resp := dataPath.io.toVfIQ
256  vfScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
257  vfScheduler.io.fromDataPath.og0Cancel := og0CancelOH
258  vfScheduler.io.fromDataPath.og1Cancel := og1CancelOH
259  vfScheduler.io.ldCancel := io.mem.ldCancel
260  vfScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable
261
262  dataPath.io.hartId := io.fromTop.hartId
263  dataPath.io.flush := ctrlBlock.io.toDataPath.flush
264
265  dataPath.io.fromIntIQ <> intScheduler.io.toDataPathAfterDelay
266  dataPath.io.fromVfIQ <> vfScheduler.io.toDataPathAfterDelay
267  dataPath.io.fromMemIQ <> memScheduler.io.toDataPathAfterDelay
268
269  dataPath.io.ldCancel := io.mem.ldCancel
270
271  println(s"[Backend] wbDataPath.io.toIntPreg: ${wbDataPath.io.toIntPreg.size}, dataPath.io.fromIntWb: ${dataPath.io.fromIntWb.size}")
272  println(s"[Backend] wbDataPath.io.toVfPreg: ${wbDataPath.io.toVfPreg.size}, dataPath.io.fromFpWb: ${dataPath.io.fromVfWb.size}")
273  dataPath.io.fromIntWb := wbDataPath.io.toIntPreg
274  dataPath.io.fromVfWb := wbDataPath.io.toVfPreg
275  dataPath.io.debugIntRat    .foreach(_ := ctrlBlock.io.debug_int_rat.get)
276  dataPath.io.debugFpRat     .foreach(_ := ctrlBlock.io.debug_fp_rat.get)
277  dataPath.io.debugVecRat    .foreach(_ := ctrlBlock.io.debug_vec_rat.get)
278  dataPath.io.debugVconfigRat.foreach(_ := ctrlBlock.io.debug_vconfig_rat.get)
279
280  bypassNetwork.io.fromDataPath.int <> dataPath.io.toIntExu
281  bypassNetwork.io.fromDataPath.vf <> dataPath.io.toFpExu
282  bypassNetwork.io.fromDataPath.mem <> dataPath.io.toMemExu
283  bypassNetwork.io.fromDataPath.immInfo := dataPath.io.og1ImmInfo
284  bypassNetwork.io.fromExus.connectExuOutput(_.int)(intExuBlock.io.out)
285  bypassNetwork.io.fromExus.connectExuOutput(_.vf)(vfExuBlock.io.out)
286
287  require(bypassNetwork.io.fromExus.mem.flatten.size == io.mem.writeBack.size,
288    s"bypassNetwork.io.fromExus.mem.flatten.size(${bypassNetwork.io.fromExus.mem.flatten.size}: ${bypassNetwork.io.fromExus.mem.map(_.size)}, " +
289    s"io.mem.writeback(${io.mem.writeBack.size})"
290  )
291  bypassNetwork.io.fromExus.mem.flatten.zip(io.mem.writeBack).foreach { case (sink, source) =>
292    sink.valid := source.valid
293    sink.bits.pdest := source.bits.uop.pdest
294    sink.bits.data := source.bits.data
295  }
296
297
298  intExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush
299  for (i <- 0 until intExuBlock.io.in.length) {
300    for (j <- 0 until intExuBlock.io.in(i).length) {
301      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.int(i)(j).bits.loadDependency, io.mem.ldCancel)
302      NewPipelineConnect(
303        bypassNetwork.io.toExus.int(i)(j), intExuBlock.io.in(i)(j), intExuBlock.io.in(i)(j).fire,
304        Mux(
305          bypassNetwork.io.toExus.int(i)(j).fire,
306          bypassNetwork.io.toExus.int(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
307          intExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush)
308        ),
309        Option("intExuBlock2bypassNetwork")
310      )
311    }
312  }
313
314  pcTargetMem.io.fromFrontendFtq := io.frontend.fromFtq
315  pcTargetMem.io.toDataPath <> dataPath.io.fromPcTargetMem
316
317  private val csrio = intExuBlock.io.csrio.get
318  csrio.hartId := io.fromTop.hartId
319  csrio.fpu.fflags := ctrlBlock.io.robio.csr.fflags
320  csrio.fpu.isIllegal := false.B // Todo: remove it
321  csrio.fpu.dirty_fs := ctrlBlock.io.robio.csr.dirty_fs
322  csrio.vpu <> 0.U.asTypeOf(csrio.vpu) // Todo
323
324  val debugVconfig = dataPath.io.debugVconfig match {
325    case Some(x) => dataPath.io.debugVconfig.get.asTypeOf(new VConfig)
326    case None => 0.U.asTypeOf(new VConfig)
327  }
328  val debugVtype = VType.toVtypeStruct(debugVconfig.vtype).asUInt
329  val debugVl = debugVconfig.vl
330  csrio.vpu.set_vxsat := ctrlBlock.io.robio.csr.vxsat
331  csrio.vpu.set_vstart.valid := ctrlBlock.io.robio.csr.vstart.valid
332  csrio.vpu.set_vstart.bits := ctrlBlock.io.robio.csr.vstart.bits
333  csrio.vpu.set_vtype.valid := ctrlBlock.io.robio.csr.vcsrFlag
334  //Todo here need change design
335  csrio.vpu.set_vtype.bits := ZeroExt(debugVtype, XLEN)
336  csrio.vpu.set_vl.valid := ctrlBlock.io.robio.csr.vcsrFlag
337  csrio.vpu.set_vl.bits := ZeroExt(debugVl, XLEN)
338  csrio.exception := ctrlBlock.io.robio.exception
339  csrio.memExceptionVAddr := io.mem.exceptionAddr.vaddr
340  csrio.memExceptionGPAddr := io.mem.exceptionAddr.gpaddr
341  csrio.externalInterrupt := io.fromTop.externalInterrupt
342  csrio.distributedUpdate(0) := io.mem.csrDistributedUpdate
343  csrio.distributedUpdate(1) := io.frontendCsrDistributedUpdate
344  csrio.perf <> io.perf
345  csrio.perf.retiredInstr <> ctrlBlock.io.robio.csr.perfinfo.retiredInstr
346  csrio.perf.ctrlInfo <> ctrlBlock.io.perfInfo.ctrlInfo
347  csrio.perf.perfEventsCtrl <> ctrlBlock.getPerf
348  private val fenceio = intExuBlock.io.fenceio.get
349  io.fenceio <> fenceio
350  fenceio.disableSfence := csrio.disableSfence
351  fenceio.disableHfenceg := csrio.disableHfenceg
352  fenceio.disableHfencev := csrio.disableHfencev
353  fenceio.virtMode := csrio.customCtrl.virtMode
354
355  vfExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush
356  for (i <- 0 until vfExuBlock.io.in.size) {
357    for (j <- 0 until vfExuBlock.io.in(i).size) {
358      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.vf(i)(j).bits.loadDependency, io.mem.ldCancel)
359      NewPipelineConnect(
360        bypassNetwork.io.toExus.vf(i)(j), vfExuBlock.io.in(i)(j), vfExuBlock.io.in(i)(j).fire,
361        Mux(
362          bypassNetwork.io.toExus.vf(i)(j).fire,
363          bypassNetwork.io.toExus.vf(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
364          vfExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush)
365        ),
366        Option("vfExuBlock2bypassNetwork")
367      )
368
369      vfExuBlock.io.in(i)(j).bits.vpu.foreach(_.vstart := csrio.vpu.vstart)
370    }
371  }
372
373  intExuBlock.io.frm.foreach(_ := csrio.fpu.frm)
374  vfExuBlock.io.frm.foreach(_ := csrio.fpu.frm)
375  vfExuBlock.io.vxrm.foreach(_ := csrio.vpu.vxrm)
376
377  wbDataPath.io.flush := ctrlBlock.io.redirect
378  wbDataPath.io.fromTop.hartId := io.fromTop.hartId
379  wbDataPath.io.fromIntExu <> intExuBlock.io.out
380  wbDataPath.io.fromVfExu <> vfExuBlock.io.out
381  wbDataPath.io.fromMemExu.flatten.zip(io.mem.writeBack).foreach { case (sink, source) =>
382    sink.valid := source.valid
383    source.ready := sink.ready
384    sink.bits.data   := source.bits.data
385    sink.bits.pdest  := source.bits.uop.pdest
386    sink.bits.robIdx := source.bits.uop.robIdx
387    sink.bits.intWen.foreach(_ := source.bits.uop.rfWen)
388    sink.bits.fpWen.foreach(_ := source.bits.uop.fpWen)
389    sink.bits.vecWen.foreach(_ := source.bits.uop.vecWen)
390    sink.bits.exceptionVec.foreach(_ := source.bits.uop.exceptionVec)
391    sink.bits.flushPipe.foreach(_ := source.bits.uop.flushPipe)
392    sink.bits.replay.foreach(_ := source.bits.uop.replayInst)
393    sink.bits.debug := source.bits.debug
394    sink.bits.debugInfo := source.bits.uop.debugInfo
395    sink.bits.lqIdx.foreach(_ := source.bits.uop.lqIdx)
396    sink.bits.sqIdx.foreach(_ := source.bits.uop.sqIdx)
397    sink.bits.predecodeInfo.foreach(_ := source.bits.uop.preDecodeInfo)
398    sink.bits.vls.foreach(x => {
399      x.vdIdx := source.bits.vdIdx.get
400      x.vdIdxInField := source.bits.vdIdxInField.get
401      x.vpu   := source.bits.uop.vpu
402      x.oldVdPsrc := source.bits.uop.psrc(2)
403      x.isIndexed := VlduType.isIndexed(source.bits.uop.fuOpType)
404      x.isMasked := VlduType.isMasked(source.bits.uop.fuOpType)
405    })
406    sink.bits.trigger.foreach(_ := source.bits.uop.trigger)
407  }
408
409  // to mem
410  private val memIssueParams = params.memSchdParams.get.issueBlockParams
411  private val memExuBlocksHasLDU = memIssueParams.map(_.exuBlockParams.map(x => x.hasLoadFu || x.hasHyldaFu))
412  println(s"[Backend] memExuBlocksHasLDU: $memExuBlocksHasLDU")
413
414  private val toMem = Wire(bypassNetwork.io.toExus.mem.cloneType)
415  for (i <- toMem.indices) {
416    for (j <- toMem(i).indices) {
417      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.mem(i)(j).bits.loadDependency, io.mem.ldCancel)
418      val issueTimeout =
419        if (memExuBlocksHasLDU(i)(j))
420          Counter(0 until 16, toMem(i)(j).valid && !toMem(i)(j).fire, bypassNetwork.io.toExus.mem(i)(j).fire)._2
421        else
422          false.B
423
424      if (memScheduler.io.loadFinalIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) {
425        memScheduler.io.loadFinalIssueResp(i)(j).valid := issueTimeout
426        memScheduler.io.loadFinalIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType
427        memScheduler.io.loadFinalIssueResp(i)(j).bits.resp := RespType.block
428        memScheduler.io.loadFinalIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx
429        memScheduler.io.loadFinalIssueResp(i)(j).bits.uopIdx.foreach(_ := toMem(i)(j).bits.vpu.get.vuopIdx)
430      }
431
432      NewPipelineConnect(
433        bypassNetwork.io.toExus.mem(i)(j), toMem(i)(j), toMem(i)(j).fire,
434        Mux(
435          bypassNetwork.io.toExus.mem(i)(j).fire,
436          bypassNetwork.io.toExus.mem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
437          toMem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || issueTimeout
438        ),
439        Option("bypassNetwork2toMemExus")
440      )
441
442      if (memScheduler.io.memAddrIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) {
443        memScheduler.io.memAddrIssueResp(i)(j).valid := toMem(i)(j).fire && FuType.isLoad(toMem(i)(j).bits.fuType)
444        memScheduler.io.memAddrIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType
445        memScheduler.io.memAddrIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx
446        memScheduler.io.memAddrIssueResp(i)(j).bits.resp := RespType.success // for load inst, firing at toMem means issuing successfully
447      }
448    }
449  }
450
451  io.mem.redirect := ctrlBlock.io.redirect
452  io.mem.issueUops.zip(toMem.flatten).foreach { case (sink, source) =>
453    val enableMdp = Constantin.createRecord("EnableMdp", true.B)(0)
454    sink.valid := source.valid
455    source.ready := sink.ready
456    sink.bits.iqIdx              := source.bits.iqIdx
457    sink.bits.isFirstIssue       := source.bits.isFirstIssue
458    sink.bits.uop                := 0.U.asTypeOf(sink.bits.uop)
459    sink.bits.src                := 0.U.asTypeOf(sink.bits.src)
460    sink.bits.src.zip(source.bits.src).foreach { case (l, r) => l := r}
461    sink.bits.uop.fuType         := source.bits.fuType
462    sink.bits.uop.fuOpType       := source.bits.fuOpType
463    sink.bits.uop.imm            := source.bits.imm
464    sink.bits.uop.robIdx         := source.bits.robIdx
465    sink.bits.uop.pdest          := source.bits.pdest
466    sink.bits.uop.rfWen          := source.bits.rfWen.getOrElse(false.B)
467    sink.bits.uop.fpWen          := source.bits.fpWen.getOrElse(false.B)
468    sink.bits.uop.vecWen         := source.bits.vecWen.getOrElse(false.B)
469    sink.bits.uop.flushPipe      := source.bits.flushPipe.getOrElse(false.B)
470    sink.bits.uop.pc             := source.bits.pc.getOrElse(0.U)
471    sink.bits.uop.loadWaitBit    := Mux(enableMdp, source.bits.loadWaitBit.getOrElse(false.B), false.B)
472    sink.bits.uop.waitForRobIdx  := Mux(enableMdp, source.bits.waitForRobIdx.getOrElse(0.U.asTypeOf(new RobPtr)), 0.U.asTypeOf(new RobPtr))
473    sink.bits.uop.storeSetHit    := Mux(enableMdp, source.bits.storeSetHit.getOrElse(false.B), false.B)
474    sink.bits.uop.loadWaitStrict := Mux(enableMdp, source.bits.loadWaitStrict.getOrElse(false.B), false.B)
475    sink.bits.uop.ssid           := Mux(enableMdp, source.bits.ssid.getOrElse(0.U(SSIDWidth.W)), 0.U(SSIDWidth.W))
476    sink.bits.uop.lqIdx          := source.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr))
477    sink.bits.uop.sqIdx          := source.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr))
478    sink.bits.uop.ftqPtr         := source.bits.ftqIdx.getOrElse(0.U.asTypeOf(new FtqPtr))
479    sink.bits.uop.ftqOffset      := source.bits.ftqOffset.getOrElse(0.U)
480    sink.bits.uop.debugInfo      := source.bits.perfDebugInfo
481    sink.bits.uop.vpu            := source.bits.vpu.getOrElse(0.U.asTypeOf(new VPUCtrlSignals))
482    sink.bits.uop.preDecodeInfo  := source.bits.preDecode.getOrElse(0.U.asTypeOf(new PreDecodeInfo))
483  }
484  io.mem.loadFastMatch := memScheduler.io.toMem.get.loadFastMatch.map(_.fastMatch)
485  io.mem.loadFastImm := memScheduler.io.toMem.get.loadFastMatch.map(_.fastImm)
486  io.mem.tlbCsr := csrio.tlb
487  io.mem.csrCtrl := csrio.customCtrl
488  io.mem.sfence := fenceio.sfence
489  io.mem.isStoreException := CommitType.lsInstIsStore(ctrlBlock.io.robio.exception.bits.commitType)
490  io.mem.isVlsException := ctrlBlock.io.robio.exception.bits.vls
491  require(io.mem.loadPcRead.size == params.LduCnt)
492  io.mem.loadPcRead.zipWithIndex.foreach { case (loadPcRead, i) =>
493    loadPcRead := ctrlBlock.io.memLdPcRead(i).data
494    ctrlBlock.io.memLdPcRead(i).vld := io.mem.issueLda(i).valid
495    ctrlBlock.io.memLdPcRead(i).ptr := io.mem.issueLda(i).bits.uop.ftqPtr
496    ctrlBlock.io.memLdPcRead(i).offset := io.mem.issueLda(i).bits.uop.ftqOffset
497  }
498
499  io.mem.storePcRead.zipWithIndex.foreach { case (storePcRead, i) =>
500    storePcRead := ctrlBlock.io.memStPcRead(i).data
501    ctrlBlock.io.memStPcRead(i).vld := io.mem.issueSta(i).valid
502    ctrlBlock.io.memStPcRead(i).ptr := io.mem.issueSta(i).bits.uop.ftqPtr
503    ctrlBlock.io.memStPcRead(i).offset := io.mem.issueSta(i).bits.uop.ftqOffset
504  }
505
506  io.mem.hyuPcRead.zipWithIndex.foreach( { case (hyuPcRead, i) =>
507    hyuPcRead := ctrlBlock.io.memHyPcRead(i).data
508    ctrlBlock.io.memHyPcRead(i).vld := io.mem.issueHylda(i).valid
509    ctrlBlock.io.memHyPcRead(i).ptr := io.mem.issueHylda(i).bits.uop.ftqPtr
510    ctrlBlock.io.memHyPcRead(i).offset := io.mem.issueHylda(i).bits.uop.ftqOffset
511  })
512
513  ctrlBlock.io.robio.robHeadLsIssue := io.mem.issueUops.map(deq => deq.fire && deq.bits.uop.robIdx === ctrlBlock.io.robio.robDeqPtr).reduce(_ || _)
514
515  // mem io
516  io.mem.lsqEnqIO <> memScheduler.io.memIO.get.lsqEnqIO
517  io.mem.robLsqIO <> ctrlBlock.io.robio.lsq
518
519  io.frontendSfence := fenceio.sfence
520  io.frontendTlbCsr := csrio.tlb
521  io.frontendCsrCtrl := csrio.customCtrl
522
523  io.tlb <> csrio.tlb
524
525  io.csrCustomCtrl := csrio.customCtrl
526
527  io.toTop.cpuHalted := false.B // TODO: implement cpu halt
528
529  io.debugTopDown.fromRob := ctrlBlock.io.debugTopDown.fromRob
530  ctrlBlock.io.debugTopDown.fromCore := io.debugTopDown.fromCore
531
532  io.debugRolling := ctrlBlock.io.debugRolling
533
534  if(backendParams.debugEn) {
535    dontTouch(memScheduler.io)
536    dontTouch(dataPath.io.toMemExu)
537    dontTouch(wbDataPath.io.fromMemExu)
538  }
539}
540
541class BackendMemIO(implicit p: Parameters, params: BackendParams) extends XSBundle {
542  // Since fast load replay always use load unit 0, Backend flips two load port to avoid conflicts
543  val flippedLda = true
544  // params alias
545  private val LoadQueueSize = VirtualLoadQueueSize
546  // In/Out // Todo: split it into one-direction bundle
547  val lsqEnqIO = Flipped(new LsqEnqIO)
548  val robLsqIO = new RobLsqIO
549  val ldaIqFeedback = Vec(params.LduCnt, Flipped(new MemRSFeedbackIO))
550  val staIqFeedback = Vec(params.StaCnt, Flipped(new MemRSFeedbackIO))
551  val hyuIqFeedback = Vec(params.HyuCnt, Flipped(new MemRSFeedbackIO))
552  val ldCancel = Vec(params.LdExuCnt, Flipped(new LoadCancelIO))
553  val wakeup = Vec(params.LdExuCnt, Flipped(Valid(new DynInst)))
554  val loadPcRead = Vec(params.LduCnt, Output(UInt(VAddrBits.W)))
555  val storePcRead = Vec(params.StaCnt, Output(UInt(VAddrBits.W)))
556  val hyuPcRead = Vec(params.HyuCnt, Output(UInt(VAddrBits.W)))
557  // Input
558  val writebackLda = Vec(params.LduCnt, Flipped(DecoupledIO(new MemExuOutput)))
559  val writebackSta = Vec(params.StaCnt, Flipped(DecoupledIO(new MemExuOutput)))
560  val writebackStd = Vec(params.StdCnt, Flipped(DecoupledIO(new MemExuOutput)))
561  val writebackHyuLda = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput)))
562  val writebackHyuSta = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput)))
563  val writebackVldu = Vec(params.VlduCnt, Flipped(DecoupledIO(new MemExuOutput(true))))
564
565  val s3_delayed_load_error = Input(Vec(LoadPipelineWidth, Bool()))
566  val stIn = Input(Vec(params.StaExuCnt, ValidIO(new DynInst())))
567  val memoryViolation = Flipped(ValidIO(new Redirect))
568  val exceptionAddr = Input(new Bundle {
569    val vaddr = UInt(VAddrBits.W)
570    val gpaddr = UInt(GPAddrBits.W)
571  })
572  val sqDeq = Input(UInt(log2Ceil(EnsbufferWidth + 1).W))
573  val lqDeq = Input(UInt(log2Up(CommitWidth + 1).W))
574  val sqDeqPtr = Input(new SqPtr)
575  val lqDeqPtr = Input(new LqPtr)
576
577  val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W))
578  val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W))
579
580  val lqCanAccept = Input(Bool())
581  val sqCanAccept = Input(Bool())
582
583  val otherFastWakeup = Flipped(Vec(params.LduCnt + params.HyuCnt, ValidIO(new DynInst)))
584  val stIssuePtr = Input(new SqPtr())
585
586  val csrDistributedUpdate = Flipped(new DistributedCSRUpdateReq)
587
588  val debugLS = Flipped(Output(new DebugLSIO))
589
590  val lsTopdownInfo = Vec(params.LduCnt + params.HyuCnt, Flipped(Output(new LsTopdownInfo)))
591  // Output
592  val redirect = ValidIO(new Redirect)   // rob flush MemBlock
593  val issueLda = MixedVec(Seq.fill(params.LduCnt)(DecoupledIO(new MemExuInput())))
594  val issueSta = MixedVec(Seq.fill(params.StaCnt)(DecoupledIO(new MemExuInput())))
595  val issueStd = MixedVec(Seq.fill(params.StdCnt)(DecoupledIO(new MemExuInput())))
596  val issueHylda = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput())))
597  val issueHysta = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput())))
598  val issueVldu = MixedVec(Seq.fill(params.VlduCnt)(DecoupledIO(new MemExuInput(true))))
599
600  val loadFastMatch = Vec(params.LduCnt, Output(UInt(params.LduCnt.W)))
601  val loadFastImm   = Vec(params.LduCnt, Output(UInt(12.W))) // Imm_I
602
603  val tlbCsr = Output(new TlbCsrBundle)
604  val csrCtrl = Output(new CustomCSRCtrlIO)
605  val sfence = Output(new SfenceBundle)
606  val isStoreException = Output(Bool())
607  val isVlsException = Output(Bool())
608
609  // ATTENTION: The issue ports' sequence order should be the same as IQs' deq config
610  private [backend] def issueUops: Seq[DecoupledIO[MemExuInput]] = {
611    issueSta ++
612      issueHylda ++ issueHysta ++
613      issueLda ++
614      issueVldu ++
615      issueStd
616  }.toSeq
617
618  // ATTENTION: The writeback ports' sequence order should be the same as IQs' deq config
619  private [backend] def writeBack: Seq[DecoupledIO[MemExuOutput]] = {
620    writebackSta ++
621      writebackHyuLda ++ writebackHyuSta ++
622      writebackLda ++
623      writebackVldu ++
624      writebackStd
625  }
626}
627
628class BackendIO(implicit p: Parameters, params: BackendParams) extends XSBundle {
629  val fromTop = new Bundle {
630    val hartId = Input(UInt(hartIdLen.W))
631    val externalInterrupt = new ExternalInterruptIO
632  }
633
634  val toTop = new Bundle {
635    val cpuHalted = Output(Bool())
636  }
637
638  val fenceio = new FenceIO
639  // Todo: merge these bundles into BackendFrontendIO
640  val frontend = Flipped(new FrontendToCtrlIO)
641  val frontendSfence = Output(new SfenceBundle)
642  val frontendCsrCtrl = Output(new CustomCSRCtrlIO)
643  val frontendTlbCsr = Output(new TlbCsrBundle)
644  // distributed csr write
645  val frontendCsrDistributedUpdate = Flipped(new DistributedCSRUpdateReq)
646
647  val mem = new BackendMemIO
648
649  val perf = Input(new PerfCounterIO)
650
651  val tlb = Output(new TlbCsrBundle)
652
653  val csrCustomCtrl = Output(new CustomCSRCtrlIO)
654
655  val debugTopDown = new Bundle {
656    val fromRob = new RobCoreTopDownIO
657    val fromCore = new CoreDispatchTopDownIO
658  }
659  val debugRolling = new RobDebugRollingIO
660}
661