1package xiangshan.backend 2 3import chipsalliance.rocketchip.config.Parameters 4import chisel3._ 5import chisel3.util._ 6import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 7import utility.{PipelineConnect, ZeroExt} 8import xiangshan._ 9import xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput} 10import xiangshan.backend.ctrlblock.CtrlBlock 11import xiangshan.backend.datapath.WbConfig._ 12import xiangshan.backend.datapath.{DataPath, WbDataPath} 13import xiangshan.backend.exu.ExuBlock 14import xiangshan.backend.fu.vector.Bundles.{VConfig, VType} 15import xiangshan.backend.fu.{FenceIO, FenceToSbuffer, PerfCounterIO, FuConfig} 16import xiangshan.backend.issue.Scheduler 17import xiangshan.backend.rob.RobLsqIO 18import xiangshan.frontend.{FtqPtr, FtqRead} 19import xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr} 20 21class Backend(val params: BackendParams)(implicit p: Parameters) extends LazyModule 22 with HasXSParameter { 23 24 for (exuCfg <- params.allExuParams) { 25 val fuConfigs = exuCfg.fuConfigs 26 val wbPortConfigs = exuCfg.wbPortConfigs 27 val immType = exuCfg.immType 28 println(s"exu: ${fuConfigs.map(_.name)}, wb: ${wbPortConfigs}, imm: ${immType}") 29 require(wbPortConfigs.collectFirst { case x: IntWB => x }.nonEmpty == 30 fuConfigs.map(_.writeIntRf).reduce(_ || _), 31 "int wb port has no priority" ) 32 require(wbPortConfigs.collectFirst { case x: VecWB => x }.nonEmpty == 33 fuConfigs.map(x => x.writeFpRf || x.writeVecRf).reduce(_ || _), 34 "vec wb port has no priority" ) 35 } 36 37 println(s"Function Unit: Alu(${params.AluCnt}), Brh(${params.BrhCnt}), Jmp(${params.JmpCnt}), " + 38 s"Ldu(${params.LduCnt}), Sta(${params.StaCnt}), Std(${params.StdCnt})") 39 40 for (cfg <- FuConfig.allConfigs) { 41 println(s"[Backend] $cfg") 42 } 43 44 val ctrlBlock = LazyModule(new CtrlBlock(params)) 45 val intScheduler = params.intSchdParams.map(x => LazyModule(new Scheduler(x))) 46 val vfScheduler = params.vfSchdParams.map(x => LazyModule(new Scheduler(x))) 47 val memScheduler = params.memSchdParams.map(x => LazyModule(new Scheduler(x))) 48 val dataPath = LazyModule(new DataPath(params)) 49 val intExuBlock = params.intSchdParams.map(x => LazyModule(new ExuBlock(x))) 50 val vfExuBlock = params.vfSchdParams.map(x => LazyModule(new ExuBlock(x))) 51 52 lazy val module = new BackendImp(this) 53} 54 55class BackendImp(override val wrapper: Backend)(implicit p: Parameters) extends LazyModuleImp(wrapper) 56 with HasXSParameter{ 57 implicit private val params = wrapper.params 58 val io = IO(new BackendIO()(p, wrapper.params)) 59 60 private val ctrlBlock = wrapper.ctrlBlock.module 61 private val intScheduler = wrapper.intScheduler.get.module 62 private val vfScheduler = wrapper.vfScheduler.get.module 63 private val memScheduler = wrapper.memScheduler.get.module 64 private val dataPath = wrapper.dataPath.module 65 private val intExuBlock = wrapper.intExuBlock.get.module 66 private val vfExuBlock = wrapper.vfExuBlock.get.module 67 private val wbDataPath = Module(new WbDataPath(params)) 68 69 ctrlBlock.io.fromTop.hartId := io.fromTop.hartId 70 ctrlBlock.io.frontend <> io.frontend 71 ctrlBlock.io.fromWB.wbData <> wbDataPath.io.toCtrlBlock.writeback 72 ctrlBlock.io.fromMem.stIn <> io.mem.stIn 73 ctrlBlock.io.fromMem.violation <> io.mem.memoryViolation 74 ctrlBlock.io.csrCtrl <> intExuBlock.io.csrio.get.customCtrl 75 ctrlBlock.io.robio.csr.intrBitSet := intExuBlock.io.csrio.get.interrupt 76 ctrlBlock.io.robio.csr.trapTarget := intExuBlock.io.csrio.get.trapTarget 77 ctrlBlock.io.robio.csr.isXRet := intExuBlock.io.csrio.get.isXRet 78 ctrlBlock.io.robio.csr.wfiEvent := intExuBlock.io.csrio.get.wfi_event 79 ctrlBlock.io.robio.lsq <> io.mem.robLsqIO 80 81 intScheduler.io.fromTop.hartId := io.fromTop.hartId 82 intScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 83 intScheduler.io.fromCtrlBlock.pcVec := ctrlBlock.io.toIssueBlock.pcVec 84 intScheduler.io.fromCtrlBlock.targetVec := ctrlBlock.io.toIssueBlock.targetVec 85 intScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs 86 intScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.intUops 87 intScheduler.io.intWriteBack := wbDataPath.io.toIntPreg 88 intScheduler.io.vfWriteBack := 0.U.asTypeOf(intScheduler.io.vfWriteBack) 89 90 memScheduler.io.fromTop.hartId := io.fromTop.hartId 91 memScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 92 memScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs 93 memScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.memUops 94 memScheduler.io.intWriteBack := wbDataPath.io.toIntPreg 95 memScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg 96 memScheduler.io.fromMem.get.scommit := io.mem.sqDeq 97 memScheduler.io.fromMem.get.lcommit := ctrlBlock.io.robio.lsq.lcommit 98 memScheduler.io.fromMem.get.sqCancelCnt := io.mem.sqCancelCnt 99 memScheduler.io.fromMem.get.lqCancelCnt := io.mem.lqCancelCnt 100 memScheduler.io.fromMem.get.stIssuePtr := io.mem.stIssuePtr 101 memScheduler.io.fromMem.get.memWaitUpdateReq.staIssue.zip(io.mem.stIn).foreach { case (sink, source) => 102 sink.valid := source.valid 103 sink.bits.uop := 0.U.asTypeOf(sink.bits.uop) 104 sink.bits.uop.robIdx := source.bits.robIdx 105 } 106 107 vfScheduler.io.fromTop.hartId := io.fromTop.hartId 108 vfScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 109 vfScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs 110 vfScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.vfUops 111 vfScheduler.io.intWriteBack := 0.U.asTypeOf(vfScheduler.io.intWriteBack) 112 vfScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg 113 114 dataPath.io.flush := ctrlBlock.io.toDataPath.flush 115 dataPath.io.vconfigReadPort.addr := ctrlBlock.io.toDataPath.vtypeAddr 116 val vconfig = dataPath.io.vconfigReadPort.data 117 ctrlBlock.io.fromDataPath.vtype := vconfig(7, 0).asTypeOf(new VType) 118 for (i <- 0 until dataPath.io.fromIntIQ.length) { 119 for (j <- 0 until dataPath.io.fromIntIQ(i).length) { 120 PipelineConnect(intScheduler.io.toDataPath(i)(j), dataPath.io.fromIntIQ(i)(j), dataPath.io.fromIntIQ(i)(j).valid, 121 intScheduler.io.toDataPath(i)(j).bits.common.robIdx.needFlush(ctrlBlock.io.toDataPath.flush)) 122 intScheduler.io.fromDataPath(i)(j) := dataPath.io.toIntIQ(i)(j) 123 } 124 } 125 126 dataPath.io.fromVfIQ <> vfScheduler.io.toDataPath 127 vfScheduler.io.fromDataPath := dataPath.io.toVfIQ 128 dataPath.io.fromMemIQ <> memScheduler.io.toDataPath 129 memScheduler.io.fromDataPath := dataPath.io.toMemIQ 130 131 println(s"[Backend] wbDataPath.io.toIntPreg: ${wbDataPath.io.toIntPreg.size}, dataPath.io.fromIntWb: ${dataPath.io.fromIntWb.size}") 132 println(s"[Backend] wbDataPath.io.toVfPreg: ${wbDataPath.io.toVfPreg.size}, dataPath.io.fromFpWb: ${dataPath.io.fromVfWb.size}") 133 dataPath.io.fromIntWb := wbDataPath.io.toIntPreg 134 dataPath.io.fromVfWb := wbDataPath.io.toVfPreg 135 dataPath.io.debugIntRat := ctrlBlock.io.debug_int_rat 136 dataPath.io.debugFpRat := ctrlBlock.io.debug_fp_rat 137 dataPath.io.debugVecRat := ctrlBlock.io.debug_vec_rat 138 dataPath.io.debugVconfigRat := ctrlBlock.io.debug_vconfig_rat 139 140 intExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush 141 for (i <- 0 until intExuBlock.io.in.length) { 142 for (j <- 0 until intExuBlock.io.in(i).length) { 143 PipelineConnect(dataPath.io.toIntExu(i)(j), intExuBlock.io.in(i)(j), intExuBlock.io.in(i)(j).fire, 144 Mux(dataPath.io.toIntExu(i)(j).fire, 145 dataPath.io.toIntExu(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush), 146 intExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush))) 147 } 148 } 149 150 private val csrio = intExuBlock.io.csrio.get 151 csrio.hartId := io.fromTop.hartId 152 csrio.perf.retiredInstr <> ctrlBlock.io.robio.csr.perfinfo.retiredInstr 153 csrio.perf.ctrlInfo <> ctrlBlock.io.perfInfo.ctrlInfo 154 csrio.perf.perfEventsCtrl <> ctrlBlock.getPerf 155 csrio.fpu.fflags := ctrlBlock.io.robio.csr.fflags 156 csrio.fpu.isIllegal := false.B // Todo: remove it 157 csrio.fpu.dirty_fs := ctrlBlock.io.robio.csr.dirty_fs 158 csrio.vpu <> 0.U.asTypeOf(csrio.vpu) // Todo 159 160 val debugVconfig = dataPath.io.debugVconfig.asTypeOf(new VConfig) 161 val debugVtype = VType.toVtypeStruct(debugVconfig.vtype).asUInt 162 val debugVl = debugVconfig.vl 163 csrio.vpu.set_vstart.valid := ctrlBlock.io.robio.csr.vcsrFlag 164 csrio.vpu.set_vstart.bits := 0.U 165 csrio.vpu.set_vtype.valid := ctrlBlock.io.robio.csr.vcsrFlag 166 csrio.vpu.set_vtype.bits := ZeroExt(debugVtype, XLEN) 167 csrio.vpu.set_vl.valid := ctrlBlock.io.robio.csr.vcsrFlag 168 csrio.vpu.set_vl.bits := ZeroExt(debugVl, XLEN) 169 csrio.exception := ctrlBlock.io.robio.exception 170 csrio.memExceptionVAddr := io.mem.exceptionVAddr 171 csrio.externalInterrupt := io.fromTop.externalInterrupt 172 csrio.distributedUpdate(0) := io.mem.csrDistributedUpdate 173 csrio.distributedUpdate(1) := io.frontendCsrDistributedUpdate 174 csrio.perf <> io.perf 175 private val fenceio = intExuBlock.io.fenceio.get 176 fenceio.disableSfence := csrio.disableSfence 177 io.fenceio <> fenceio 178 179 vfExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush 180 for (i <- 0 until vfExuBlock.io.in.size) { 181 for (j <- 0 until vfExuBlock.io.in(i).size) { 182 PipelineConnect(dataPath.io.toFpExu(i)(j), vfExuBlock.io.in(i)(j), vfExuBlock.io.in(i)(j).fire, 183 Mux(dataPath.io.toFpExu(i)(j).fire, 184 dataPath.io.toFpExu(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush), 185 vfExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush))) 186 } 187 } 188 vfExuBlock.io.frm.foreach(_ := csrio.fpu.frm) 189 190 wbDataPath.io.flush := ctrlBlock.io.redirect 191 wbDataPath.io.fromTop.hartId := io.fromTop.hartId 192 wbDataPath.io.fromIntExu <> intExuBlock.io.out 193 wbDataPath.io.fromVfExu <> vfExuBlock.io.out 194 wbDataPath.io.fromMemExu.flatten.zip(io.mem.writeBack).foreach { case (sink, source) => 195 sink.valid := source.valid 196 source.ready := sink.ready 197 sink.bits.data := source.bits.data 198 sink.bits.pdest := source.bits.uop.pdest 199 sink.bits.robIdx := source.bits.uop.robIdx 200 sink.bits.intWen.foreach(_ := source.bits.uop.rfWen) 201 sink.bits.fpWen.foreach(_ := source.bits.uop.fpWen) 202 sink.bits.vecWen.foreach(_ := source.bits.uop.vecWen) 203 sink.bits.exceptionVec.foreach(_ := source.bits.uop.exceptionVec) 204 sink.bits.flushPipe.foreach(_ := source.bits.uop.flushPipe) 205 sink.bits.replay.foreach(_ := source.bits.uop.replayInst) 206 sink.bits.debug := source.bits.debug 207 sink.bits.debugInfo := 0.U.asTypeOf(sink.bits.debugInfo) 208 sink.bits.lqIdx.foreach(_ := source.bits.uop.lqIdx) 209 sink.bits.sqIdx.foreach(_ := source.bits.uop.sqIdx) 210 sink.bits.ftqIdx.foreach(_ := source.bits.uop.ftqPtr) 211 sink.bits.ftqOffset.foreach(_ := source.bits.uop.ftqOffset) 212 } 213 214 // to mem 215 io.mem.redirect := ctrlBlock.io.redirect 216 io.mem.issueUops.zip(dataPath.io.toMemExu.flatten).foreach { case (sink, source) => 217 sink.valid := source.valid 218 source.ready := sink.ready 219 sink.bits.iqIdx := source.bits.iqIdx 220 sink.bits.isFirstIssue := source.bits.isFirstIssue 221 sink.bits.uop := 0.U.asTypeOf(sink.bits.uop) 222 sink.bits.src := 0.U.asTypeOf(sink.bits.src) 223 sink.bits.src.zip(source.bits.src).foreach { case (l, r) => l := r} 224 sink.bits.uop.fuType := source.bits.fuType 225 sink.bits.uop.fuOpType := source.bits.fuOpType 226 sink.bits.uop.imm := source.bits.imm 227 sink.bits.uop.robIdx := source.bits.robIdx 228 sink.bits.uop.pdest := source.bits.pdest 229 sink.bits.uop.rfWen := source.bits.rfWen.getOrElse(false.B) 230 sink.bits.uop.fpWen := source.bits.fpWen.getOrElse(false.B) 231 sink.bits.uop.vecWen := source.bits.vecWen.getOrElse(false.B) 232 sink.bits.uop.flushPipe := source.bits.flushPipe.getOrElse(false.B) 233 sink.bits.uop.pc := source.bits.pc.getOrElse(0.U) 234 sink.bits.uop.lqIdx := source.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr)) 235 sink.bits.uop.sqIdx := source.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr)) 236 sink.bits.uop.ftqPtr := source.bits.ftqIdx.getOrElse(0.U.asTypeOf(new FtqPtr)) 237 sink.bits.uop.ftqOffset := source.bits.ftqOffset.getOrElse(0.U) 238 } 239 io.mem.loadFastMatch := memScheduler.io.toMem.get.loadFastMatch.map(_.fastMatch) 240 io.mem.loadFastImm := memScheduler.io.toMem.get.loadFastMatch.map(_.fastImm) 241 io.mem.tlbCsr := csrio.tlb 242 io.mem.csrCtrl := csrio.customCtrl 243 io.mem.sfence := fenceio.sfence 244 io.mem.isStoreException := CommitType.lsInstIsStore(ctrlBlock.io.robio.exception.bits.commitType) 245 require(io.mem.loadPcRead.size == params.LduCnt) 246 io.mem.loadPcRead.zipWithIndex.foreach { case (loadPcRead, i) => 247 loadPcRead.data := ctrlBlock.io.memLdPcRead(i).data 248 ctrlBlock.io.memLdPcRead(i).ptr := loadPcRead.ptr 249 ctrlBlock.io.memLdPcRead(i).offset := loadPcRead.offset 250 } 251 // mem io 252 io.mem.lsqEnqIO <> memScheduler.io.memIO.get.lsqEnqIO 253 io.mem.robLsqIO <> ctrlBlock.io.robio.lsq 254 io.mem.toSbuffer <> fenceio.sbuffer 255 io.mem.rsFeedBack <> memScheduler.io.memIO.get.feedbackIO 256 257 io.frontendSfence := fenceio.sfence 258 io.frontendTlbCsr := csrio.tlb 259 io.frontendCsrCtrl := csrio.customCtrl 260 261 io.tlb <> csrio.tlb 262 263 io.csrCustomCtrl := csrio.customCtrl 264 265 dontTouch(memScheduler.io) 266 dontTouch(io.mem) 267 dontTouch(dataPath.io.toMemExu) 268 dontTouch(wbDataPath.io.fromMemExu) 269} 270 271class BackendMemIO(implicit p: Parameters, params: BackendParams) extends XSBundle { 272 // params alias 273 private val LoadQueueSize = VirtualLoadQueueSize 274 // In/Out // Todo: split it into one-direction bundle 275 val lsqEnqIO = Flipped(new LsqEnqIO) 276 val robLsqIO = new RobLsqIO 277 val toSbuffer = new FenceToSbuffer 278 val rsFeedBack = Vec(params.StaCnt + params.LduCnt, Flipped(new MemRSFeedbackIO)) 279 val loadPcRead = Vec(params.LduCnt, Flipped(new FtqRead(UInt(VAddrBits.W)))) 280 281 // Input 282 val writeBack = Vec(params.LduCnt + params.StaCnt * 2, Flipped(DecoupledIO(new MemExuOutput()))) 283 284 val s3_delayed_load_error = Input(Vec(LoadPipelineWidth, Bool())) 285 val stIn = Input(Vec(params.StaCnt, ValidIO(new DynInst()))) 286 val memoryViolation = Flipped(ValidIO(new Redirect)) 287 val exceptionVAddr = Input(UInt(VAddrBits.W)) 288 val sqDeq = Input(UInt(params.StaCnt.W)) 289 290 val lqCancelCnt = Input(UInt(log2Up(LoadQueueSize + 1).W)) 291 val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W)) 292 293 val otherFastWakeup = Flipped(Vec(params.LduCnt + 2 * params.StaCnt, ValidIO(new DynInst))) 294 val stIssuePtr = Input(new SqPtr()) 295 296 val csrDistributedUpdate = Flipped(new DistributedCSRUpdateReq) 297 298 // Output 299 val redirect = ValidIO(new Redirect) // rob flush MemBlock 300 val issueUops = Vec(params.LduCnt + 2 * params.StaCnt, DecoupledIO(new MemExuInput())) 301 val loadFastMatch = Vec(params.LduCnt, Output(UInt(params.LduCnt.W))) 302 val loadFastImm = Vec(params.LduCnt, Output(UInt(12.W))) // Imm_I 303 304 val tlbCsr = Output(new TlbCsrBundle) 305 val csrCtrl = Output(new CustomCSRCtrlIO) 306 val sfence = Output(new SfenceBundle) 307 val isStoreException = Output(Bool()) 308} 309 310class BackendIO(implicit p: Parameters, params: BackendParams) extends XSBundle { 311 val fromTop = new Bundle { 312 val hartId = Input(UInt(8.W)) 313 val externalInterrupt = new ExternalInterruptIO 314 } 315 316 val toTop = new Bundle { 317 val cpuHalted = Output(Bool()) 318 } 319 320 val fenceio = new FenceIO 321 // Todo: merge these bundles into BackendFrontendIO 322 val frontend = Flipped(new FrontendToCtrlIO) 323 val frontendSfence = Output(new SfenceBundle) 324 val frontendCsrCtrl = Output(new CustomCSRCtrlIO) 325 val frontendTlbCsr = Output(new TlbCsrBundle) 326 // distributed csr write 327 val frontendCsrDistributedUpdate = Flipped(new DistributedCSRUpdateReq) 328 329 val mem = new BackendMemIO 330 331 val perf = Input(new PerfCounterIO) 332 333 val tlb = Output(new TlbCsrBundle) 334 335 val csrCustomCtrl = Output(new CustomCSRCtrlIO) 336} 337