xref: /XiangShan/src/main/scala/xiangshan/backend/Backend.scala (revision b6279fc62b995344eb1f409e6a3b794762f82d5e)
1package xiangshan.backend
2
3import org.chipsalliance.cde.config.Parameters
4import chisel3._
5import chisel3.util._
6import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
7import utility.{Constantin, ZeroExt}
8import xiangshan._
9import xiangshan.backend.Bundles.{DynInst, IssueQueueIQWakeUpBundle, LoadShouldCancel, MemExuInput, MemExuOutput, VPUCtrlSignals}
10import xiangshan.backend.ctrlblock.{DebugLSIO, LsTopdownInfo}
11import xiangshan.backend.datapath.DataConfig.{IntData, VecData}
12import xiangshan.backend.datapath.RdConfig.{IntRD, VfRD}
13import xiangshan.backend.datapath.WbConfig._
14import xiangshan.backend.datapath._
15import xiangshan.backend.dispatch.CoreDispatchTopDownIO
16import xiangshan.backend.exu.ExuBlock
17import xiangshan.backend.fu.vector.Bundles.{VConfig, VType}
18import xiangshan.backend.fu.{FenceIO, FenceToSbuffer, FuConfig, FuType, PerfCounterIO}
19import xiangshan.backend.issue.EntryBundles._
20import xiangshan.backend.issue.{CancelNetwork, Scheduler, SchedulerImpBase}
21import xiangshan.backend.rob.{RobCoreTopDownIO, RobDebugRollingIO, RobLsqIO, RobPtr}
22import xiangshan.frontend.{FtqPtr, FtqRead, PreDecodeInfo}
23import xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr}
24import scala.collection.mutable
25
26class Backend(val params: BackendParams)(implicit p: Parameters) extends LazyModule
27  with HasXSParameter {
28
29  override def shouldBeInlined: Boolean = false
30
31  /* Only update the idx in mem-scheduler here
32   * Idx in other schedulers can be updated the same way if needed
33   *
34   * Also note that we filter out the 'stData issue-queues' when counting
35   */
36  for ((ibp, idx) <- params.memSchdParams.get.issueBlockParams.filter(iq => iq.StdCnt == 0).zipWithIndex) {
37    ibp.updateIdx(idx)
38  }
39
40  println(params.iqWakeUpParams)
41
42  for ((schdCfg, i) <- params.allSchdParams.zipWithIndex) {
43    schdCfg.bindBackendParam(params)
44  }
45
46  for ((iqCfg, i) <- params.allIssueParams.zipWithIndex) {
47    iqCfg.bindBackendParam(params)
48  }
49
50  for ((exuCfg, i) <- params.allExuParams.zipWithIndex) {
51    exuCfg.bindBackendParam(params)
52    exuCfg.updateIQWakeUpConfigs(params.iqWakeUpParams)
53    exuCfg.updateExuIdx(i)
54  }
55
56  println("[Backend] ExuConfigs:")
57  for (exuCfg <- params.allExuParams) {
58    val fuConfigs = exuCfg.fuConfigs
59    val wbPortConfigs = exuCfg.wbPortConfigs
60    val immType = exuCfg.immType
61
62    println("[Backend]   " +
63      s"${exuCfg.name}: " +
64      (if (exuCfg.fakeUnit) "fake, " else "") +
65      (if (exuCfg.hasLoadFu || exuCfg.hasHyldaFu) s"LdExuIdx(${backendParams.getLdExuIdx(exuCfg)})" else "") +
66      s"${fuConfigs.map(_.name).mkString("fu(s): {", ",", "}")}, " +
67      s"${wbPortConfigs.mkString("wb: {", ",", "}")}, " +
68      s"${immType.map(SelImm.mkString(_)).mkString("imm: {", ",", "}")}, " +
69      s"latMax(${exuCfg.latencyValMax}), ${exuCfg.fuLatancySet.mkString("lat: {", ",", "}")}, " +
70      s"srcReg(${exuCfg.numRegSrc})"
71    )
72    require(
73      wbPortConfigs.collectFirst { case x: IntWB => x }.nonEmpty ==
74        fuConfigs.map(_.writeIntRf).reduce(_ || _),
75      s"${exuCfg.name} int wb port has no priority"
76    )
77    require(
78      wbPortConfigs.collectFirst { case x: VfWB => x }.nonEmpty ==
79        fuConfigs.map(x => x.writeFpRf || x.writeVecRf).reduce(_ || _),
80      s"${exuCfg.name} vec wb port has no priority"
81    )
82  }
83
84  println(s"[Backend] all fu configs")
85  for (cfg <- FuConfig.allConfigs) {
86    println(s"[Backend]   $cfg")
87  }
88
89  println(s"[Backend] Int RdConfigs: ExuName(Priority)")
90  for ((port, seq) <- params.getRdPortParams(IntData())) {
91    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
92  }
93
94  println(s"[Backend] Int WbConfigs: ExuName(Priority)")
95  for ((port, seq) <- params.getWbPortParams(IntData())) {
96    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
97  }
98
99  println(s"[Backend] Vf RdConfigs: ExuName(Priority)")
100  for ((port, seq) <- params.getRdPortParams(VecData())) {
101    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
102  }
103
104  println(s"[Backend] Vf WbConfigs: ExuName(Priority)")
105  for ((port, seq) <- params.getWbPortParams(VecData())) {
106    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
107  }
108
109  println(s"[Backend] Dispatch Configs:")
110  println(s"[Backend] Load IQ enq width(${params.numLoadDp}), Store IQ enq width(${params.numStoreDp})")
111  println(s"[Backend] Load DP width(${LSQLdEnqWidth}), Store DP width(${LSQStEnqWidth})")
112
113  params.updateCopyPdestInfo
114  println(s"[Backend] copyPdestInfo ${params.copyPdestInfo}")
115  params.allExuParams.map(_.copyNum)
116  val ctrlBlock = LazyModule(new CtrlBlock(params))
117  val pcTargetMem = LazyModule(new PcTargetMem(params))
118  val intScheduler = params.intSchdParams.map(x => LazyModule(new Scheduler(x)))
119  val vfScheduler = params.vfSchdParams.map(x => LazyModule(new Scheduler(x)))
120  val memScheduler = params.memSchdParams.map(x => LazyModule(new Scheduler(x)))
121  val dataPath = LazyModule(new DataPath(params))
122  val intExuBlock = params.intSchdParams.map(x => LazyModule(new ExuBlock(x)))
123  val vfExuBlock = params.vfSchdParams.map(x => LazyModule(new ExuBlock(x)))
124  val wbFuBusyTable = LazyModule(new WbFuBusyTable(params))
125
126  lazy val module = new BackendImp(this)
127}
128
129class BackendImp(override val wrapper: Backend)(implicit p: Parameters) extends LazyModuleImp(wrapper)
130  with HasXSParameter {
131  implicit private val params = wrapper.params
132
133  val io = IO(new BackendIO()(p, wrapper.params))
134
135  private val ctrlBlock = wrapper.ctrlBlock.module
136  private val pcTargetMem = wrapper.pcTargetMem.module
137  private val intScheduler: SchedulerImpBase = wrapper.intScheduler.get.module
138  private val vfScheduler = wrapper.vfScheduler.get.module
139  private val memScheduler = wrapper.memScheduler.get.module
140  private val dataPath = wrapper.dataPath.module
141  private val intExuBlock = wrapper.intExuBlock.get.module
142  private val vfExuBlock = wrapper.vfExuBlock.get.module
143  private val bypassNetwork = Module(new BypassNetwork)
144  private val wbDataPath = Module(new WbDataPath(params))
145  private val wbFuBusyTable = wrapper.wbFuBusyTable.module
146
147  private val iqWakeUpMappedBundle: Map[Int, ValidIO[IssueQueueIQWakeUpBundle]] = (
148    intScheduler.io.toSchedulers.wakeupVec ++
149      vfScheduler.io.toSchedulers.wakeupVec ++
150      memScheduler.io.toSchedulers.wakeupVec
151    ).map(x => (x.bits.exuIdx, x)).toMap
152
153  println(s"[Backend] iq wake up keys: ${iqWakeUpMappedBundle.keys}")
154
155  wbFuBusyTable.io.in.intSchdBusyTable := intScheduler.io.wbFuBusyTable
156  wbFuBusyTable.io.in.vfSchdBusyTable := vfScheduler.io.wbFuBusyTable
157  wbFuBusyTable.io.in.memSchdBusyTable := memScheduler.io.wbFuBusyTable
158  intScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.intRespRead
159  vfScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.vfRespRead
160  memScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.memRespRead
161  dataPath.io.wbConfictRead := wbFuBusyTable.io.out.wbConflictRead
162
163  private val og1CancelOH: UInt = dataPath.io.og1CancelOH
164  private val og0CancelOH: UInt = dataPath.io.og0CancelOH
165  private val cancelToBusyTable = dataPath.io.cancelToBusyTable
166  private val vlIsZero = intExuBlock.io.vlIsZero.get
167  private val vlIsVlmax = intExuBlock.io.vlIsVlmax.get
168
169  ctrlBlock.io.IQValidNumVec := intScheduler.io.IQValidNumVec
170  ctrlBlock.io.fromTop.hartId := io.fromTop.hartId
171  ctrlBlock.io.frontend <> io.frontend
172  ctrlBlock.io.fromWB.wbData <> wbDataPath.io.toCtrlBlock.writeback
173  ctrlBlock.io.fromMem.stIn <> io.mem.stIn
174  ctrlBlock.io.fromMem.violation <> io.mem.memoryViolation
175  ctrlBlock.io.lqCanAccept := io.mem.lqCanAccept
176  ctrlBlock.io.sqCanAccept := io.mem.sqCanAccept
177  ctrlBlock.io.csrCtrl <> intExuBlock.io.csrio.get.customCtrl
178  ctrlBlock.io.robio.csr.intrBitSet := intExuBlock.io.csrio.get.interrupt
179  ctrlBlock.io.robio.csr.trapTarget := intExuBlock.io.csrio.get.trapTarget
180  ctrlBlock.io.robio.csr.isXRet := intExuBlock.io.csrio.get.isXRet
181  ctrlBlock.io.robio.csr.wfiEvent := intExuBlock.io.csrio.get.wfi_event
182  ctrlBlock.io.robio.lsq <> io.mem.robLsqIO
183  ctrlBlock.io.robio.lsTopdownInfo <> io.mem.lsTopdownInfo
184  ctrlBlock.io.robio.debug_ls <> io.mem.debugLS
185  ctrlBlock.perfinfo := DontCare // TODO: Implement backend hpm
186  ctrlBlock.io.debugEnqLsq.canAccept := io.mem.lsqEnqIO.canAccept
187  ctrlBlock.io.debugEnqLsq.resp := io.mem.lsqEnqIO.resp
188  ctrlBlock.io.debugEnqLsq.req := memScheduler.io.memIO.get.lsqEnqIO.req
189  ctrlBlock.io.debugEnqLsq.needAlloc := memScheduler.io.memIO.get.lsqEnqIO.needAlloc
190
191
192  intScheduler.io.fromTop.hartId := io.fromTop.hartId
193  intScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
194  intScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
195  intScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.intUops
196  intScheduler.io.intWriteBack := wbDataPath.io.toIntPreg
197  intScheduler.io.vfWriteBack := 0.U.asTypeOf(intScheduler.io.vfWriteBack)
198  intScheduler.io.fromDataPath.resp := dataPath.io.toIntIQ
199  intScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
200  intScheduler.io.fromDataPath.og0Cancel := og0CancelOH
201  intScheduler.io.fromDataPath.og1Cancel := og1CancelOH
202  intScheduler.io.ldCancel := io.mem.ldCancel
203  intScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable
204  intScheduler.io.vlWriteBack.vlIsZero := false.B
205  intScheduler.io.vlWriteBack.vlIsVlmax := false.B
206
207  memScheduler.io.fromTop.hartId := io.fromTop.hartId
208  memScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
209  memScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
210  memScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.memUops
211  memScheduler.io.intWriteBack := wbDataPath.io.toIntPreg
212  memScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg
213  memScheduler.io.fromMem.get.scommit := io.mem.sqDeq
214  memScheduler.io.fromMem.get.lcommit := io.mem.lqDeq
215  memScheduler.io.fromMem.get.wakeup := io.mem.wakeup
216  memScheduler.io.fromMem.get.sqDeqPtr := io.mem.sqDeqPtr
217  memScheduler.io.fromMem.get.lqDeqPtr := io.mem.lqDeqPtr
218  memScheduler.io.fromMem.get.sqCancelCnt := io.mem.sqCancelCnt
219  memScheduler.io.fromMem.get.lqCancelCnt := io.mem.lqCancelCnt
220  memScheduler.io.fromMem.get.stIssuePtr := io.mem.stIssuePtr
221  require(memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.length == io.mem.stIn.length)
222  memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.zip(io.mem.stIn).foreach { case (sink, source) =>
223    sink.valid := source.valid
224    sink.bits  := source.bits.robIdx
225  }
226  memScheduler.io.fromMem.get.memWaitUpdateReq.sqIdx := DontCare // TODO
227  memScheduler.io.fromDataPath.resp := dataPath.io.toMemIQ
228  memScheduler.io.fromMem.get.ldaFeedback := io.mem.ldaIqFeedback
229  memScheduler.io.fromMem.get.staFeedback := io.mem.staIqFeedback
230  memScheduler.io.fromMem.get.hyuFeedback := io.mem.hyuIqFeedback
231  memScheduler.io.fromMem.get.vstuFeedback := io.mem.vstuIqFeedback
232  memScheduler.io.fromMem.get.vlduFeedback := io.mem.vlduIqFeedback
233  memScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
234  memScheduler.io.fromDataPath.og0Cancel := og0CancelOH
235  memScheduler.io.fromDataPath.og1Cancel := og1CancelOH
236  memScheduler.io.ldCancel := io.mem.ldCancel
237  memScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable
238  memScheduler.io.vlWriteBack.vlIsZero := vlIsZero
239  memScheduler.io.vlWriteBack.vlIsVlmax := vlIsVlmax
240
241  vfScheduler.io.fromTop.hartId := io.fromTop.hartId
242  vfScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
243  vfScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
244  vfScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.vfUops
245  vfScheduler.io.intWriteBack := 0.U.asTypeOf(vfScheduler.io.intWriteBack)
246  vfScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg
247  vfScheduler.io.fromDataPath.resp := dataPath.io.toVfIQ
248  vfScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
249  vfScheduler.io.fromDataPath.og0Cancel := og0CancelOH
250  vfScheduler.io.fromDataPath.og1Cancel := og1CancelOH
251  vfScheduler.io.ldCancel := io.mem.ldCancel
252  vfScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable
253  vfScheduler.io.vlWriteBack.vlIsZero := vlIsZero
254  vfScheduler.io.vlWriteBack.vlIsVlmax := vlIsVlmax
255
256  dataPath.io.hartId := io.fromTop.hartId
257  dataPath.io.flush := ctrlBlock.io.toDataPath.flush
258
259  dataPath.io.fromIntIQ <> intScheduler.io.toDataPathAfterDelay
260  dataPath.io.fromVfIQ <> vfScheduler.io.toDataPathAfterDelay
261  dataPath.io.fromMemIQ <> memScheduler.io.toDataPathAfterDelay
262
263  dataPath.io.ldCancel := io.mem.ldCancel
264
265  println(s"[Backend] wbDataPath.io.toIntPreg: ${wbDataPath.io.toIntPreg.size}, dataPath.io.fromIntWb: ${dataPath.io.fromIntWb.size}")
266  println(s"[Backend] wbDataPath.io.toVfPreg: ${wbDataPath.io.toVfPreg.size}, dataPath.io.fromFpWb: ${dataPath.io.fromVfWb.size}")
267  dataPath.io.fromIntWb := wbDataPath.io.toIntPreg
268  dataPath.io.fromVfWb := wbDataPath.io.toVfPreg
269  dataPath.io.debugIntRat    .foreach(_ := ctrlBlock.io.debug_int_rat.get)
270  dataPath.io.debugFpRat     .foreach(_ := ctrlBlock.io.debug_fp_rat.get)
271  dataPath.io.debugVecRat    .foreach(_ := ctrlBlock.io.debug_vec_rat.get)
272  dataPath.io.debugVconfigRat.foreach(_ := ctrlBlock.io.debug_vconfig_rat.get)
273
274  bypassNetwork.io.fromDataPath.int <> dataPath.io.toIntExu
275  bypassNetwork.io.fromDataPath.vf <> dataPath.io.toFpExu
276  bypassNetwork.io.fromDataPath.mem <> dataPath.io.toMemExu
277  bypassNetwork.io.fromDataPath.immInfo := dataPath.io.og1ImmInfo
278  bypassNetwork.io.fromExus.connectExuOutput(_.int)(intExuBlock.io.out)
279  bypassNetwork.io.fromExus.connectExuOutput(_.vf)(vfExuBlock.io.out)
280
281  require(bypassNetwork.io.fromExus.mem.flatten.size == io.mem.writeBack.size,
282    s"bypassNetwork.io.fromExus.mem.flatten.size(${bypassNetwork.io.fromExus.mem.flatten.size}: ${bypassNetwork.io.fromExus.mem.map(_.size)}, " +
283    s"io.mem.writeback(${io.mem.writeBack.size})"
284  )
285  bypassNetwork.io.fromExus.mem.flatten.zip(io.mem.writeBack).foreach { case (sink, source) =>
286    sink.valid := source.valid
287    sink.bits.pdest := source.bits.uop.pdest
288    sink.bits.data := source.bits.data
289  }
290
291
292  intExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush
293  for (i <- 0 until intExuBlock.io.in.length) {
294    for (j <- 0 until intExuBlock.io.in(i).length) {
295      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.int(i)(j).bits.loadDependency, io.mem.ldCancel)
296      NewPipelineConnect(
297        bypassNetwork.io.toExus.int(i)(j), intExuBlock.io.in(i)(j), intExuBlock.io.in(i)(j).fire,
298        Mux(
299          bypassNetwork.io.toExus.int(i)(j).fire,
300          bypassNetwork.io.toExus.int(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
301          intExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush)
302        ),
303        Option("intExuBlock2bypassNetwork")
304      )
305    }
306  }
307
308  pcTargetMem.io.fromFrontendFtq := io.frontend.fromFtq
309  pcTargetMem.io.toDataPath <> dataPath.io.fromPcTargetMem
310
311  private val csrio = intExuBlock.io.csrio.get
312  csrio.hartId := io.fromTop.hartId
313  csrio.fpu.fflags := ctrlBlock.io.robio.csr.fflags
314  csrio.fpu.isIllegal := false.B // Todo: remove it
315  csrio.fpu.dirty_fs := ctrlBlock.io.robio.csr.dirty_fs
316  csrio.vpu <> 0.U.asTypeOf(csrio.vpu) // Todo
317
318  val debugVconfig = dataPath.io.debugVconfig match {
319    case Some(x) => dataPath.io.debugVconfig.get.asTypeOf(new VConfig)
320    case None => 0.U.asTypeOf(new VConfig)
321  }
322  val debugVtype = VType.toVtypeStruct(debugVconfig.vtype).asUInt
323  val debugVl = debugVconfig.vl
324  csrio.vpu.set_vxsat := ctrlBlock.io.robio.csr.vxsat
325  csrio.vpu.set_vstart.valid := ctrlBlock.io.robio.csr.vstart.valid
326  csrio.vpu.set_vstart.bits := ctrlBlock.io.robio.csr.vstart.bits
327  csrio.vpu.set_vtype.valid := ctrlBlock.io.robio.csr.vcsrFlag
328  //Todo here need change design
329  csrio.vpu.set_vtype.bits := ZeroExt(debugVtype, XLEN)
330  csrio.vpu.set_vl.valid := ctrlBlock.io.robio.csr.vcsrFlag
331  csrio.vpu.set_vl.bits := ZeroExt(debugVl, XLEN)
332  csrio.exception := ctrlBlock.io.robio.exception
333  csrio.memExceptionVAddr := io.mem.exceptionVAddr
334  csrio.externalInterrupt := io.fromTop.externalInterrupt
335  csrio.distributedUpdate(0) := io.mem.csrDistributedUpdate
336  csrio.distributedUpdate(1) := io.frontendCsrDistributedUpdate
337  csrio.perf <> io.perf
338  csrio.perf.retiredInstr <> ctrlBlock.io.robio.csr.perfinfo.retiredInstr
339  csrio.perf.ctrlInfo <> ctrlBlock.io.perfInfo.ctrlInfo
340  csrio.perf.perfEventsCtrl <> ctrlBlock.getPerf
341  private val fenceio = intExuBlock.io.fenceio.get
342  io.fenceio <> fenceio
343  fenceio.disableSfence := csrio.disableSfence
344
345  vfExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush
346  for (i <- 0 until vfExuBlock.io.in.size) {
347    for (j <- 0 until vfExuBlock.io.in(i).size) {
348      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.vf(i)(j).bits.loadDependency, io.mem.ldCancel)
349      NewPipelineConnect(
350        bypassNetwork.io.toExus.vf(i)(j), vfExuBlock.io.in(i)(j), vfExuBlock.io.in(i)(j).fire,
351        Mux(
352          bypassNetwork.io.toExus.vf(i)(j).fire,
353          bypassNetwork.io.toExus.vf(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
354          vfExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush)
355        ),
356        Option("vfExuBlock2bypassNetwork")
357      )
358
359      vfExuBlock.io.in(i)(j).bits.vpu.foreach(_.vstart := csrio.vpu.vstart)
360    }
361  }
362
363  intExuBlock.io.frm.foreach(_ := csrio.fpu.frm)
364  vfExuBlock.io.frm.foreach(_ := csrio.fpu.frm)
365  vfExuBlock.io.vxrm.foreach(_ := csrio.vpu.vxrm)
366
367  wbDataPath.io.flush := ctrlBlock.io.redirect
368  wbDataPath.io.fromTop.hartId := io.fromTop.hartId
369  wbDataPath.io.fromIntExu <> intExuBlock.io.out
370  wbDataPath.io.fromVfExu <> vfExuBlock.io.out
371  wbDataPath.io.fromMemExu.flatten.zip(io.mem.writeBack).foreach { case (sink, source) =>
372    sink.valid := source.valid
373    source.ready := sink.ready
374    sink.bits.data   := source.bits.data
375    sink.bits.pdest  := source.bits.uop.pdest
376    sink.bits.robIdx := source.bits.uop.robIdx
377    sink.bits.intWen.foreach(_ := source.bits.uop.rfWen)
378    sink.bits.fpWen.foreach(_ := source.bits.uop.fpWen)
379    sink.bits.vecWen.foreach(_ := source.bits.uop.vecWen)
380    sink.bits.exceptionVec.foreach(_ := source.bits.uop.exceptionVec)
381    sink.bits.flushPipe.foreach(_ := source.bits.uop.flushPipe)
382    sink.bits.replay.foreach(_ := source.bits.uop.replayInst)
383    sink.bits.debug := source.bits.debug
384    sink.bits.debugInfo := source.bits.uop.debugInfo
385    sink.bits.lqIdx.foreach(_ := source.bits.uop.lqIdx)
386    sink.bits.sqIdx.foreach(_ := source.bits.uop.sqIdx)
387    sink.bits.predecodeInfo.foreach(_ := source.bits.uop.preDecodeInfo)
388    sink.bits.vls.foreach(x => {
389      x.vdIdx := source.bits.vdIdx.get
390      x.vdIdxInField := source.bits.vdIdxInField.get
391      x.vpu   := source.bits.uop.vpu
392      x.oldVdPsrc := source.bits.uop.psrc(2)
393      x.isIndexed := VlduType.isIndexed(source.bits.uop.fuOpType)
394      x.isMasked := VlduType.isMasked(source.bits.uop.fuOpType)
395    })
396    sink.bits.trigger.foreach(_ := source.bits.uop.trigger)
397  }
398
399  // to mem
400  private val memIssueParams = params.memSchdParams.get.issueBlockParams
401  private val memExuBlocksHasLDU = memIssueParams.map(_.exuBlockParams.map(x => x.hasLoadFu || x.hasHyldaFu))
402  private val memExuBlocksHasVecLoad = memIssueParams.map(_.exuBlockParams.map(x => x.hasVLoadFu))
403  println(s"[Backend] memExuBlocksHasLDU: $memExuBlocksHasLDU")
404  println(s"[Backend] memExuBlocksHasVecLoad: $memExuBlocksHasVecLoad")
405
406  private val toMem = Wire(bypassNetwork.io.toExus.mem.cloneType)
407  for (i <- toMem.indices) {
408    for (j <- toMem(i).indices) {
409      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.mem(i)(j).bits.loadDependency, io.mem.ldCancel)
410      val issueTimeout =
411        if (memExuBlocksHasLDU(i)(j))
412          Counter(0 until 16, toMem(i)(j).valid && !toMem(i)(j).fire, bypassNetwork.io.toExus.mem(i)(j).fire)._2
413        else
414          false.B
415
416      if (memScheduler.io.loadFinalIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) {
417        memScheduler.io.loadFinalIssueResp(i)(j).valid := issueTimeout
418        memScheduler.io.loadFinalIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType
419        memScheduler.io.loadFinalIssueResp(i)(j).bits.resp := RespType.block
420        memScheduler.io.loadFinalIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx
421        memScheduler.io.loadFinalIssueResp(i)(j).bits.uopIdx.foreach(_ := toMem(i)(j).bits.vpu.get.vuopIdx)
422      }
423
424      NewPipelineConnect(
425        bypassNetwork.io.toExus.mem(i)(j), toMem(i)(j), toMem(i)(j).fire,
426        Mux(
427          bypassNetwork.io.toExus.mem(i)(j).fire,
428          bypassNetwork.io.toExus.mem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
429          toMem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || issueTimeout
430        ),
431        Option("bypassNetwork2toMemExus")
432      )
433
434      if (memScheduler.io.memAddrIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) {
435        memScheduler.io.memAddrIssueResp(i)(j).valid := toMem(i)(j).fire && FuType.isLoad(toMem(i)(j).bits.fuType)
436        memScheduler.io.memAddrIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType
437        memScheduler.io.memAddrIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx
438        memScheduler.io.memAddrIssueResp(i)(j).bits.resp := RespType.success // for load inst, firing at toMem means issuing successfully
439      }
440
441      if (memScheduler.io.vecLoadIssueResp(i).nonEmpty && memExuBlocksHasVecLoad(i)(j)) {
442        memScheduler.io.vecLoadIssueResp(i)(j) match {
443          case resp =>
444            resp.valid := toMem(i)(j).fire && LSUOpType.isVecLd(toMem(i)(j).bits.fuOpType)
445            resp.bits.fuType := toMem(i)(j).bits.fuType
446            resp.bits.robIdx := toMem(i)(j).bits.robIdx
447            resp.bits.uopIdx.get := toMem(i)(j).bits.vpu.get.vuopIdx
448            resp.bits.resp := RespType.success
449        }
450        dontTouch(memScheduler.io.vecLoadIssueResp(i)(j))
451      }
452    }
453  }
454
455  io.mem.redirect := ctrlBlock.io.redirect
456  io.mem.issueUops.zip(toMem.flatten).foreach { case (sink, source) =>
457    val enableMdp = Constantin.createRecord("EnableMdp", true.B)(0)
458    sink.valid := source.valid
459    source.ready := sink.ready
460    sink.bits.iqIdx              := source.bits.iqIdx
461    sink.bits.isFirstIssue       := source.bits.isFirstIssue
462    sink.bits.uop                := 0.U.asTypeOf(sink.bits.uop)
463    sink.bits.src                := 0.U.asTypeOf(sink.bits.src)
464    sink.bits.src.zip(source.bits.src).foreach { case (l, r) => l := r}
465    sink.bits.uop.fuType         := source.bits.fuType
466    sink.bits.uop.fuOpType       := source.bits.fuOpType
467    sink.bits.uop.imm            := source.bits.imm
468    sink.bits.uop.robIdx         := source.bits.robIdx
469    sink.bits.uop.pdest          := source.bits.pdest
470    sink.bits.uop.rfWen          := source.bits.rfWen.getOrElse(false.B)
471    sink.bits.uop.fpWen          := source.bits.fpWen.getOrElse(false.B)
472    sink.bits.uop.vecWen         := source.bits.vecWen.getOrElse(false.B)
473    sink.bits.uop.flushPipe      := source.bits.flushPipe.getOrElse(false.B)
474    sink.bits.uop.pc             := source.bits.pc.getOrElse(0.U)
475    sink.bits.uop.loadWaitBit    := Mux(enableMdp, source.bits.loadWaitBit.getOrElse(false.B), false.B)
476    sink.bits.uop.waitForRobIdx  := Mux(enableMdp, source.bits.waitForRobIdx.getOrElse(0.U.asTypeOf(new RobPtr)), 0.U.asTypeOf(new RobPtr))
477    sink.bits.uop.storeSetHit    := Mux(enableMdp, source.bits.storeSetHit.getOrElse(false.B), false.B)
478    sink.bits.uop.loadWaitStrict := Mux(enableMdp, source.bits.loadWaitStrict.getOrElse(false.B), false.B)
479    sink.bits.uop.ssid           := Mux(enableMdp, source.bits.ssid.getOrElse(0.U(SSIDWidth.W)), 0.U(SSIDWidth.W))
480    sink.bits.uop.lqIdx          := source.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr))
481    sink.bits.uop.sqIdx          := source.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr))
482    sink.bits.uop.ftqPtr         := source.bits.ftqIdx.getOrElse(0.U.asTypeOf(new FtqPtr))
483    sink.bits.uop.ftqOffset      := source.bits.ftqOffset.getOrElse(0.U)
484    sink.bits.uop.debugInfo      := source.bits.perfDebugInfo
485    sink.bits.uop.vpu            := source.bits.vpu.getOrElse(0.U.asTypeOf(new VPUCtrlSignals))
486    sink.bits.uop.preDecodeInfo  := source.bits.preDecode.getOrElse(0.U.asTypeOf(new PreDecodeInfo))
487    sink.bits.uop.numLsElem      := source.bits.numLsElem.getOrElse(0.U) // Todo: remove this bundle, keep only the one below
488    sink.bits.flowNum.foreach(_  := source.bits.numLsElem.get)
489  }
490  io.mem.loadFastMatch := memScheduler.io.toMem.get.loadFastMatch.map(_.fastMatch)
491  io.mem.loadFastImm := memScheduler.io.toMem.get.loadFastMatch.map(_.fastImm)
492  io.mem.tlbCsr := csrio.tlb
493  io.mem.csrCtrl := csrio.customCtrl
494  io.mem.sfence := fenceio.sfence
495  io.mem.isStoreException := CommitType.lsInstIsStore(ctrlBlock.io.robio.exception.bits.commitType)
496  io.mem.isVlsException := ctrlBlock.io.robio.exception.bits.vls
497  require(io.mem.loadPcRead.size == params.LduCnt)
498  io.mem.loadPcRead.zipWithIndex.foreach { case (loadPcRead, i) =>
499    loadPcRead := ctrlBlock.io.memLdPcRead(i).data
500    ctrlBlock.io.memLdPcRead(i).vld := io.mem.issueLda(i).valid
501    ctrlBlock.io.memLdPcRead(i).ptr := io.mem.issueLda(i).bits.uop.ftqPtr
502    ctrlBlock.io.memLdPcRead(i).offset := io.mem.issueLda(i).bits.uop.ftqOffset
503  }
504
505  io.mem.storePcRead.zipWithIndex.foreach { case (storePcRead, i) =>
506    storePcRead := ctrlBlock.io.memStPcRead(i).data
507    ctrlBlock.io.memStPcRead(i).vld := io.mem.issueSta(i).valid
508    ctrlBlock.io.memStPcRead(i).ptr := io.mem.issueSta(i).bits.uop.ftqPtr
509    ctrlBlock.io.memStPcRead(i).offset := io.mem.issueSta(i).bits.uop.ftqOffset
510  }
511
512  io.mem.hyuPcRead.zipWithIndex.foreach( { case (hyuPcRead, i) =>
513    hyuPcRead := ctrlBlock.io.memHyPcRead(i).data
514    ctrlBlock.io.memHyPcRead(i).vld := io.mem.issueHylda(i).valid
515    ctrlBlock.io.memHyPcRead(i).ptr := io.mem.issueHylda(i).bits.uop.ftqPtr
516    ctrlBlock.io.memHyPcRead(i).offset := io.mem.issueHylda(i).bits.uop.ftqOffset
517  })
518
519  ctrlBlock.io.robio.robHeadLsIssue := io.mem.issueUops.map(deq => deq.fire && deq.bits.uop.robIdx === ctrlBlock.io.robio.robDeqPtr).reduce(_ || _)
520
521  // mem io
522  io.mem.lsqEnqIO <> memScheduler.io.memIO.get.lsqEnqIO
523  io.mem.robLsqIO <> ctrlBlock.io.robio.lsq
524
525  io.frontendSfence := fenceio.sfence
526  io.frontendTlbCsr := csrio.tlb
527  io.frontendCsrCtrl := csrio.customCtrl
528
529  io.tlb <> csrio.tlb
530
531  io.csrCustomCtrl := csrio.customCtrl
532
533  io.toTop.cpuHalted := false.B // TODO: implement cpu halt
534
535  io.debugTopDown.fromRob := ctrlBlock.io.debugTopDown.fromRob
536  ctrlBlock.io.debugTopDown.fromCore := io.debugTopDown.fromCore
537
538  io.debugRolling := ctrlBlock.io.debugRolling
539
540  if(backendParams.debugEn) {
541    dontTouch(memScheduler.io)
542    dontTouch(dataPath.io.toMemExu)
543    dontTouch(wbDataPath.io.fromMemExu)
544  }
545}
546
547class BackendMemIO(implicit p: Parameters, params: BackendParams) extends XSBundle {
548  // Since fast load replay always use load unit 0, Backend flips two load port to avoid conflicts
549  val flippedLda = true
550  // params alias
551  private val LoadQueueSize = VirtualLoadQueueSize
552  // In/Out // Todo: split it into one-direction bundle
553  val lsqEnqIO = Flipped(new LsqEnqIO)
554  val robLsqIO = new RobLsqIO
555  val ldaIqFeedback = Vec(params.LduCnt, Flipped(new MemRSFeedbackIO))
556  val staIqFeedback = Vec(params.StaCnt, Flipped(new MemRSFeedbackIO))
557  val hyuIqFeedback = Vec(params.HyuCnt, Flipped(new MemRSFeedbackIO))
558  val vstuIqFeedback = Flipped(Vec(params.VstuCnt, new MemRSFeedbackIO(isVector = true)))
559  val vlduIqFeedback = Flipped(Vec(params.VlduCnt, new MemRSFeedbackIO(isVector = true)))
560  val ldCancel = Vec(params.LdExuCnt, Flipped(new LoadCancelIO))
561  val wakeup = Vec(params.LdExuCnt, Flipped(Valid(new DynInst)))
562  val loadPcRead = Vec(params.LduCnt, Output(UInt(VAddrBits.W)))
563  val storePcRead = Vec(params.StaCnt, Output(UInt(VAddrBits.W)))
564  val hyuPcRead = Vec(params.HyuCnt, Output(UInt(VAddrBits.W)))
565  // Input
566  val writebackLda = Vec(params.LduCnt, Flipped(DecoupledIO(new MemExuOutput)))
567  val writebackSta = Vec(params.StaCnt, Flipped(DecoupledIO(new MemExuOutput)))
568  val writebackStd = Vec(params.StdCnt, Flipped(DecoupledIO(new MemExuOutput)))
569  val writebackHyuLda = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput)))
570  val writebackHyuSta = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput)))
571  val writebackVldu = Vec(params.VlduCnt, Flipped(DecoupledIO(new MemExuOutput(true))))
572
573  val s3_delayed_load_error = Input(Vec(LoadPipelineWidth, Bool()))
574  val stIn = Input(Vec(params.StaExuCnt, ValidIO(new DynInst())))
575  val memoryViolation = Flipped(ValidIO(new Redirect))
576  val exceptionVAddr = Input(UInt(VAddrBits.W))
577  val sqDeq = Input(UInt(log2Ceil(EnsbufferWidth + 1).W))
578  val lqDeq = Input(UInt(log2Up(CommitWidth + 1).W))
579  val sqDeqPtr = Input(new SqPtr)
580  val lqDeqPtr = Input(new LqPtr)
581
582  val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W))
583  val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W))
584
585  val lqCanAccept = Input(Bool())
586  val sqCanAccept = Input(Bool())
587
588  val otherFastWakeup = Flipped(Vec(params.LduCnt + params.HyuCnt, ValidIO(new DynInst)))
589  val stIssuePtr = Input(new SqPtr())
590
591  val csrDistributedUpdate = Flipped(new DistributedCSRUpdateReq)
592
593  val debugLS = Flipped(Output(new DebugLSIO))
594
595  val lsTopdownInfo = Vec(params.LduCnt + params.HyuCnt, Flipped(Output(new LsTopdownInfo)))
596  // Output
597  val redirect = ValidIO(new Redirect)   // rob flush MemBlock
598  val issueLda = MixedVec(Seq.fill(params.LduCnt)(DecoupledIO(new MemExuInput())))
599  val issueSta = MixedVec(Seq.fill(params.StaCnt)(DecoupledIO(new MemExuInput())))
600  val issueStd = MixedVec(Seq.fill(params.StdCnt)(DecoupledIO(new MemExuInput())))
601  val issueHylda = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput())))
602  val issueHysta = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput())))
603  val issueVldu = MixedVec(Seq.fill(params.VlduCnt)(DecoupledIO(new MemExuInput(true))))
604
605  val loadFastMatch = Vec(params.LduCnt, Output(UInt(params.LduCnt.W)))
606  val loadFastImm   = Vec(params.LduCnt, Output(UInt(12.W))) // Imm_I
607
608  val tlbCsr = Output(new TlbCsrBundle)
609  val csrCtrl = Output(new CustomCSRCtrlIO)
610  val sfence = Output(new SfenceBundle)
611  val isStoreException = Output(Bool())
612  val isVlsException = Output(Bool())
613
614  // ATTENTION: The issue ports' sequence order should be the same as IQs' deq config
615  private [backend] def issueUops: Seq[DecoupledIO[MemExuInput]] = {
616    issueSta ++
617      issueHylda ++ issueHysta ++
618      issueLda ++
619      issueVldu ++
620      issueStd
621  }.toSeq
622
623  // ATTENTION: The writeback ports' sequence order should be the same as IQs' deq config
624  private [backend] def writeBack: Seq[DecoupledIO[MemExuOutput]] = {
625    writebackSta ++
626      writebackHyuLda ++ writebackHyuSta ++
627      writebackLda ++
628      writebackVldu ++
629      writebackStd
630  }
631}
632
633class BackendIO(implicit p: Parameters, params: BackendParams) extends XSBundle {
634  val fromTop = new Bundle {
635    val hartId = Input(UInt(8.W))
636    val externalInterrupt = new ExternalInterruptIO
637  }
638
639  val toTop = new Bundle {
640    val cpuHalted = Output(Bool())
641  }
642
643  val fenceio = new FenceIO
644  // Todo: merge these bundles into BackendFrontendIO
645  val frontend = Flipped(new FrontendToCtrlIO)
646  val frontendSfence = Output(new SfenceBundle)
647  val frontendCsrCtrl = Output(new CustomCSRCtrlIO)
648  val frontendTlbCsr = Output(new TlbCsrBundle)
649  // distributed csr write
650  val frontendCsrDistributedUpdate = Flipped(new DistributedCSRUpdateReq)
651
652  val mem = new BackendMemIO
653
654  val perf = Input(new PerfCounterIO)
655
656  val tlb = Output(new TlbCsrBundle)
657
658  val csrCustomCtrl = Output(new CustomCSRCtrlIO)
659
660  val debugTopDown = new Bundle {
661    val fromRob = new RobCoreTopDownIO
662    val fromCore = new CoreDispatchTopDownIO
663  }
664  val debugRolling = new RobDebugRollingIO
665}
666