xref: /XiangShan/src/main/scala/xiangshan/backend/Backend.scala (revision 9df83ee5e7ad51c64317960c5510d54ed718e1e2)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15*
16*
17* Acknowledgement
18*
19* This implementation is inspired by several key papers:
20* [1] Robert. M. Tomasulo. "[An efficient algorithm for exploiting multiple arithmetic units.]
21* (https://doi.org/10.1147/rd.111.0025)" IBM Journal of Research and Development (IBMJ) 11.1: 25-33. 1967.
22***************************************************************************************/
23
24package xiangshan.backend
25
26import org.chipsalliance.cde.config.Parameters
27import chisel3._
28import chisel3.util._
29import device.MsiInfoBundle
30import difftest._
31import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
32import system.HasSoCParameter
33import utility._
34import xiangshan._
35import xiangshan.backend.Bundles.{DynInst, IssueQueueIQWakeUpBundle, LoadShouldCancel, MemExuInput, MemExuOutput, VPUCtrlSignals}
36import xiangshan.backend.ctrlblock.{DebugLSIO, LsTopdownInfo}
37import xiangshan.backend.datapath.DataConfig.{IntData, VecData, FpData}
38import xiangshan.backend.datapath.RdConfig.{IntRD, VfRD}
39import xiangshan.backend.datapath.WbConfig._
40import xiangshan.backend.datapath.DataConfig._
41import xiangshan.backend.datapath._
42import xiangshan.backend.dispatch.CoreDispatchTopDownIO
43import xiangshan.backend.exu.ExuBlock
44import xiangshan.backend.fu.vector.Bundles.{VConfig, VType}
45import xiangshan.backend.fu.{FenceIO, FenceToSbuffer, FuConfig, FuType, PFEvent, PerfCounterIO}
46import xiangshan.backend.issue.EntryBundles._
47import xiangshan.backend.issue.{Scheduler, SchedulerArithImp, SchedulerImpBase, SchedulerMemImp}
48import xiangshan.backend.rob.{RobCoreTopDownIO, RobDebugRollingIO, RobLsqIO, RobPtr}
49import xiangshan.backend.trace.TraceCoreInterface
50import xiangshan.frontend.{FtqPtr, FtqRead, PreDecodeInfo}
51import xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr}
52
53import scala.collection.mutable
54
55class Backend(val params: BackendParams)(implicit p: Parameters) extends LazyModule
56  with HasXSParameter {
57  override def shouldBeInlined: Boolean = false
58  val inner = LazyModule(new BackendInlined(params))
59  lazy val module = new BackendImp(this)
60}
61
62class BackendImp(wrapper: Backend)(implicit p: Parameters) extends LazyModuleImp(wrapper) {
63  val io = IO(new BackendIO()(p, wrapper.params))
64  io <> wrapper.inner.module.io
65  if (p(DebugOptionsKey).ResetGen) {
66    ResetGen(ResetGenNode(Seq(ModuleNode(wrapper.inner.module))), reset, sim = false)
67  }
68}
69
70class BackendInlined(val params: BackendParams)(implicit p: Parameters) extends LazyModule
71  with HasXSParameter {
72
73  override def shouldBeInlined: Boolean = true
74
75  // check read & write port config
76  params.configChecks
77
78  /* Only update the idx in mem-scheduler here
79   * Idx in other schedulers can be updated the same way if needed
80   *
81   * Also note that we filter out the 'stData issue-queues' when counting
82   */
83  for ((ibp, idx) <- params.memSchdParams.get.issueBlockParams.filter(iq => iq.StdCnt == 0).zipWithIndex) {
84    ibp.updateIdx(idx)
85  }
86
87  println(params.iqWakeUpParams)
88
89  for ((schdCfg, i) <- params.allSchdParams.zipWithIndex) {
90    schdCfg.bindBackendParam(params)
91  }
92
93  for ((iqCfg, i) <- params.allIssueParams.zipWithIndex) {
94    iqCfg.bindBackendParam(params)
95  }
96
97  for ((exuCfg, i) <- params.allExuParams.zipWithIndex) {
98    exuCfg.bindBackendParam(params)
99    exuCfg.updateIQWakeUpConfigs(params.iqWakeUpParams)
100    exuCfg.updateExuIdx(i)
101  }
102
103  println("[Backend] ExuConfigs:")
104  for (exuCfg <- params.allExuParams) {
105    val fuConfigs = exuCfg.fuConfigs
106    val wbPortConfigs = exuCfg.wbPortConfigs
107    val immType = exuCfg.immType
108
109    println("[Backend]   " +
110      s"${exuCfg.name}: " +
111      (if (exuCfg.fakeUnit) "fake, " else "") +
112      (if (exuCfg.hasLoadFu || exuCfg.hasHyldaFu) s"LdExuIdx(${backendParams.getLdExuIdx(exuCfg)})" else "") +
113      s"${fuConfigs.map(_.name).mkString("fu(s): {", ",", "}")}, " +
114      s"${wbPortConfigs.mkString("wb: {", ",", "}")}, " +
115      s"${immType.map(SelImm.mkString(_)).mkString("imm: {", ",", "}")}, " +
116      s"latMax(${exuCfg.latencyValMax}), ${exuCfg.fuLatancySet.mkString("lat: {", ",", "}")}, " +
117      s"srcReg(${exuCfg.numRegSrc})"
118    )
119    require(
120      wbPortConfigs.collectFirst { case x: IntWB => x }.nonEmpty ==
121        fuConfigs.map(_.writeIntRf).reduce(_ || _),
122      s"${exuCfg.name} int wb port has no priority"
123    )
124    require(
125      wbPortConfigs.collectFirst { case x: FpWB => x }.nonEmpty ==
126        fuConfigs.map(x => x.writeFpRf).reduce(_ || _),
127      s"${exuCfg.name} fp wb port has no priority"
128    )
129    require(
130      wbPortConfigs.collectFirst { case x: VfWB => x }.nonEmpty ==
131        fuConfigs.map(x => x.writeVecRf).reduce(_ || _),
132      s"${exuCfg.name} vec wb port has no priority"
133    )
134  }
135
136  println(s"[Backend] all fu configs")
137  for (cfg <- FuConfig.allConfigs) {
138    println(s"[Backend]   $cfg")
139  }
140
141  println(s"[Backend] Int RdConfigs: ExuName(Priority)")
142  for ((port, seq) <- params.getRdPortParams(IntData())) {
143    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
144  }
145
146  println(s"[Backend] Int WbConfigs: ExuName(Priority)")
147  for ((port, seq) <- params.getWbPortParams(IntData())) {
148    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
149  }
150
151  println(s"[Backend] Fp RdConfigs: ExuName(Priority)")
152  for ((port, seq) <- params.getRdPortParams(FpData())) {
153    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
154  }
155
156  println(s"[Backend] Fp WbConfigs: ExuName(Priority)")
157  for ((port, seq) <- params.getWbPortParams(FpData())) {
158    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
159  }
160
161  println(s"[Backend] Vf RdConfigs: ExuName(Priority)")
162  for ((port, seq) <- params.getRdPortParams(VecData())) {
163    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
164  }
165
166  println(s"[Backend] Vf WbConfigs: ExuName(Priority)")
167  for ((port, seq) <- params.getWbPortParams(VecData())) {
168    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
169  }
170
171  println(s"[Backend] Dispatch Configs:")
172  println(s"[Backend] Load IQ enq width(${params.numLoadDp}), Store IQ enq width(${params.numStoreDp})")
173  println(s"[Backend] Load DP width(${LSQLdEnqWidth}), Store DP width(${LSQStEnqWidth})")
174
175  params.updateCopyPdestInfo
176  println(s"[Backend] copyPdestInfo ${params.copyPdestInfo}")
177  params.allExuParams.map(_.copyNum)
178  val ctrlBlock = LazyModule(new CtrlBlock(params))
179  val intScheduler = params.intSchdParams.map(x => LazyModule(new Scheduler(x)))
180  val fpScheduler = params.fpSchdParams.map(x => LazyModule(new Scheduler(x)))
181  val vfScheduler = params.vfSchdParams.map(x => LazyModule(new Scheduler(x)))
182  val memScheduler = params.memSchdParams.map(x => LazyModule(new Scheduler(x)))
183  val dataPath = LazyModule(new DataPath(params))
184  val intExuBlock = params.intSchdParams.map(x => LazyModule(new ExuBlock(x)))
185  val fpExuBlock = params.fpSchdParams.map(x => LazyModule(new ExuBlock(x)))
186  val vfExuBlock = params.vfSchdParams.map(x => LazyModule(new ExuBlock(x)))
187  val wbFuBusyTable = LazyModule(new WbFuBusyTable(params))
188
189  lazy val module = new BackendInlinedImp(this)
190}
191
192class BackendInlinedImp(override val wrapper: BackendInlined)(implicit p: Parameters) extends LazyModuleImp(wrapper)
193  with HasXSParameter
194  with HasPerfEvents
195  with HasCriticalErrors {
196  implicit private val params: BackendParams = wrapper.params
197
198  val io = IO(new BackendIO()(p, wrapper.params))
199
200  private val ctrlBlock = wrapper.ctrlBlock.module
201  private val intScheduler: SchedulerImpBase = wrapper.intScheduler.get.module
202  private val fpScheduler = wrapper.fpScheduler.get.module
203  private val vfScheduler = wrapper.vfScheduler.get.module
204  private val memScheduler = wrapper.memScheduler.get.module
205  private val dataPath = wrapper.dataPath.module
206  private val intExuBlock = wrapper.intExuBlock.get.module
207  private val fpExuBlock = wrapper.fpExuBlock.get.module
208  private val vfExuBlock = wrapper.vfExuBlock.get.module
209  private val og2ForVector = Module(new Og2ForVector(params))
210  private val bypassNetwork = Module(new BypassNetwork)
211  private val wbDataPath = Module(new WbDataPath(params))
212  private val wbFuBusyTable = wrapper.wbFuBusyTable.module
213  private val vecExcpMod = Module(new VecExcpDataMergeModule)
214
215  private val iqWakeUpMappedBundle: Map[Int, ValidIO[IssueQueueIQWakeUpBundle]] = (
216    intScheduler.io.toSchedulers.wakeupVec ++
217      fpScheduler.io.toSchedulers.wakeupVec ++
218      vfScheduler.io.toSchedulers.wakeupVec ++
219      memScheduler.io.toSchedulers.wakeupVec
220    ).map(x => (x.bits.exuIdx, x)).toMap
221
222  private val iqWakeUpMappedBundleDelayed: Map[Int, ValidIO[IssueQueueIQWakeUpBundle]] = (
223    intScheduler.io.toSchedulers.wakeupVec ++
224      fpScheduler.io.toSchedulers.wakeupVec ++
225      vfScheduler.io.toSchedulers.wakeupVec ++
226      memScheduler.io.toSchedulers.wakeupVec
227    ).map{ case x =>
228    val delayed = Wire(chiselTypeOf(x))
229    // TODO: add clock gate use Wen, remove issuequeue wakeupToIQ logic Wen = Wen && valid
230    delayed := RegNext(x)
231    (x.bits.exuIdx, delayed)
232  }.toMap
233
234  println(s"[Backend] iq wake up keys: ${iqWakeUpMappedBundle.keys}")
235
236  wbFuBusyTable.io.in.intSchdBusyTable := intScheduler.io.wbFuBusyTable
237  wbFuBusyTable.io.in.fpSchdBusyTable := fpScheduler.io.wbFuBusyTable
238  wbFuBusyTable.io.in.vfSchdBusyTable := vfScheduler.io.wbFuBusyTable
239  wbFuBusyTable.io.in.memSchdBusyTable := memScheduler.io.wbFuBusyTable
240  intScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.intRespRead
241  fpScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.fpRespRead
242  vfScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.vfRespRead
243  memScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.memRespRead
244  dataPath.io.wbConfictRead := wbFuBusyTable.io.out.wbConflictRead
245
246  private val og1Cancel = dataPath.io.og1Cancel
247  private val og0Cancel = dataPath.io.og0Cancel
248  private val vlFromIntIsZero = intExuBlock.io.vlIsZero.get
249  private val vlFromIntIsVlmax = intExuBlock.io.vlIsVlmax.get
250  private val vlFromVfIsZero = vfExuBlock.io.vlIsZero.get
251  private val vlFromVfIsVlmax = vfExuBlock.io.vlIsVlmax.get
252
253  private val backendCriticalError = Wire(Bool())
254
255  ctrlBlock.io.fromTop.hartId := io.fromTop.hartId
256  ctrlBlock.io.frontend <> io.frontend
257  ctrlBlock.io.fromCSR.toDecode := intExuBlock.io.csrToDecode.get
258  ctrlBlock.io.fromCSR.traceCSR := intExuBlock.io.csrio.get.traceCSR
259  ctrlBlock.io.fromWB.wbData <> wbDataPath.io.toCtrlBlock.writeback
260  ctrlBlock.io.fromMem.stIn <> io.mem.stIn
261  ctrlBlock.io.fromMem.violation <> io.mem.memoryViolation
262  ctrlBlock.io.lqCanAccept := io.mem.lqCanAccept
263  ctrlBlock.io.sqCanAccept := io.mem.sqCanAccept
264
265  io.mem.lsqEnqIO <> ctrlBlock.io.toMem.lsqEnqIO
266  ctrlBlock.io.fromMemToDispatch.scommit := io.mem.sqDeq
267  ctrlBlock.io.fromMemToDispatch.lcommit := io.mem.lqDeq
268  ctrlBlock.io.fromMemToDispatch.sqDeqPtr := io.mem.sqDeqPtr
269  ctrlBlock.io.fromMemToDispatch.lqDeqPtr := io.mem.lqDeqPtr
270  ctrlBlock.io.fromMemToDispatch.sqCancelCnt := io.mem.sqCancelCnt
271  ctrlBlock.io.fromMemToDispatch.lqCancelCnt := io.mem.lqCancelCnt
272  ctrlBlock.io.toDispatch.wakeUpInt := intScheduler.io.toSchedulers.wakeupVec
273  ctrlBlock.io.toDispatch.wakeUpFp  := fpScheduler.io.toSchedulers.wakeupVec
274  ctrlBlock.io.toDispatch.wakeUpVec := vfScheduler.io.toSchedulers.wakeupVec
275  ctrlBlock.io.toDispatch.wakeUpMem := memScheduler.io.toSchedulers.wakeupVec
276  ctrlBlock.io.toDispatch.IQValidNumVec := intScheduler.io.IQValidNumVec ++ fpScheduler.io.IQValidNumVec ++ vfScheduler.io.IQValidNumVec ++ memScheduler.io.IQValidNumVec
277  ctrlBlock.io.toDispatch.ldCancel := io.mem.ldCancel
278  ctrlBlock.io.toDispatch.og0Cancel := og0Cancel
279  ctrlBlock.io.toDispatch.wbPregsInt.zip(wbDataPath.io.toIntPreg).map(x => {
280    x._1.valid := x._2.wen && x._2.intWen
281    x._1.bits := x._2.addr
282  })
283  ctrlBlock.io.toDispatch.wbPregsFp.zip(wbDataPath.io.toFpPreg).map(x => {
284    x._1.valid := x._2.wen && x._2.fpWen
285    x._1.bits := x._2.addr
286  })
287  ctrlBlock.io.toDispatch.wbPregsVec.zip(wbDataPath.io.toVfPreg).map(x => {
288    x._1.valid := x._2.wen && x._2.vecWen
289    x._1.bits := x._2.addr
290  })
291  ctrlBlock.io.toDispatch.wbPregsV0.zip(wbDataPath.io.toV0Preg).map(x => {
292    x._1.valid := x._2.wen && x._2.v0Wen
293    x._1.bits := x._2.addr
294  })
295  ctrlBlock.io.toDispatch.wbPregsVl.zip(wbDataPath.io.toVlPreg).map(x => {
296    x._1.valid := x._2.wen && x._2.vlWen
297    x._1.bits := x._2.addr
298  })
299  ctrlBlock.io.csrCtrl <> intExuBlock.io.csrio.get.customCtrl
300  ctrlBlock.io.robio.csr.intrBitSet := intExuBlock.io.csrio.get.interrupt
301  ctrlBlock.io.robio.csr.trapTarget := intExuBlock.io.csrio.get.trapTarget
302  ctrlBlock.io.robio.csr.isXRet := intExuBlock.io.csrio.get.isXRet
303  ctrlBlock.io.robio.csr.wfiEvent := intExuBlock.io.csrio.get.wfi_event
304  ctrlBlock.io.robio.csr.criticalErrorState := intExuBlock.io.csrio.get.criticalErrorState
305  ctrlBlock.io.robio.lsq <> io.mem.robLsqIO
306  ctrlBlock.io.robio.lsTopdownInfo <> io.mem.lsTopdownInfo
307  ctrlBlock.io.robio.debug_ls <> io.mem.debugLS
308  ctrlBlock.io.debugEnqLsq.canAccept := io.mem.lsqEnqIO.canAccept
309  ctrlBlock.io.debugEnqLsq.resp := io.mem.lsqEnqIO.resp
310  ctrlBlock.io.debugEnqLsq.req := ctrlBlock.io.toMem.lsqEnqIO.req
311  ctrlBlock.io.debugEnqLsq.needAlloc := ctrlBlock.io.toMem.lsqEnqIO.needAlloc
312  ctrlBlock.io.debugEnqLsq.iqAccept := ctrlBlock.io.toMem.lsqEnqIO.iqAccept
313  ctrlBlock.io.fromVecExcpMod.busy := vecExcpMod.o.status.busy
314
315  val intWriteBackDelayed = Wire(chiselTypeOf(wbDataPath.io.toIntPreg))
316  intWriteBackDelayed.zip(wbDataPath.io.toIntPreg).map{ case (sink, source) =>
317    sink := DontCare
318    sink.wen := RegNext(source.wen)
319    sink.intWen := RegNext(source.intWen)
320    sink.addr := RegEnable(source.addr, source.wen)
321  }
322  val fpWriteBackDelayed = Wire(chiselTypeOf(wbDataPath.io.toFpPreg))
323  fpWriteBackDelayed.zip(wbDataPath.io.toFpPreg).map { case (sink, source) =>
324    sink := DontCare
325    sink.wen := RegNext(source.wen)
326    sink.fpWen := RegNext(source.fpWen)
327    sink.addr := RegEnable(source.addr, source.wen)
328  }
329  val vfWriteBackDelayed = Wire(chiselTypeOf(wbDataPath.io.toVfPreg))
330  vfWriteBackDelayed.zip(wbDataPath.io.toVfPreg).map { case (sink, source) =>
331    sink := DontCare
332    sink.wen := RegNext(source.wen)
333    sink.vecWen := RegNext(source.vecWen)
334    sink.addr := RegEnable(source.addr, source.wen)
335  }
336  val v0WriteBackDelayed = Wire(chiselTypeOf(wbDataPath.io.toV0Preg))
337  v0WriteBackDelayed.zip(wbDataPath.io.toV0Preg).map { case (sink, source) =>
338    sink := DontCare
339    sink.wen := RegNext(source.wen)
340    sink.v0Wen := RegNext(source.v0Wen)
341    sink.addr := RegEnable(source.addr, source.wen)
342  }
343  val vlWriteBackDelayed = Wire(chiselTypeOf(wbDataPath.io.toVlPreg))
344  vlWriteBackDelayed.zip(wbDataPath.io.toVlPreg).map { case (sink, source) =>
345    sink := DontCare
346    sink.wen := RegNext(source.wen)
347    sink.vlWen := RegNext(source.vlWen)
348    sink.addr := RegEnable(source.addr, source.wen)
349  }
350  intScheduler.io.fromTop.hartId := io.fromTop.hartId
351  intScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
352  intScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.intUops
353  intScheduler.io.intWriteBack := wbDataPath.io.toIntPreg
354  intScheduler.io.fpWriteBack := 0.U.asTypeOf(intScheduler.io.fpWriteBack)
355  intScheduler.io.vfWriteBack := 0.U.asTypeOf(intScheduler.io.vfWriteBack)
356  intScheduler.io.v0WriteBack := 0.U.asTypeOf(intScheduler.io.v0WriteBack)
357  intScheduler.io.vlWriteBack := 0.U.asTypeOf(intScheduler.io.vlWriteBack)
358  intScheduler.io.intWriteBackDelayed := intWriteBackDelayed
359  intScheduler.io.fpWriteBackDelayed := 0.U.asTypeOf(intScheduler.io.fpWriteBackDelayed)
360  intScheduler.io.vfWriteBackDelayed := 0.U.asTypeOf(intScheduler.io.vfWriteBackDelayed)
361  intScheduler.io.v0WriteBackDelayed := 0.U.asTypeOf(intScheduler.io.v0WriteBackDelayed)
362  intScheduler.io.vlWriteBackDelayed := 0.U.asTypeOf(intScheduler.io.vlWriteBackDelayed)
363  intScheduler.io.fromDataPath.resp := dataPath.io.toIntIQ
364  intScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
365  intScheduler.io.fromSchedulers.wakeupVecDelayed.foreach { wakeup => wakeup := iqWakeUpMappedBundleDelayed(wakeup.bits.exuIdx) }
366  intScheduler.io.fromDataPath.og0Cancel := og0Cancel
367  intScheduler.io.fromDataPath.og1Cancel := og1Cancel
368  intScheduler.io.ldCancel := io.mem.ldCancel
369  intScheduler.io.fromDataPath.replaceRCIdx.get := dataPath.io.toWakeupQueueRCIdx.take(params.getIntExuRCWriteSize)
370  intScheduler.io.vlWriteBackInfo.vlFromIntIsZero := false.B
371  intScheduler.io.vlWriteBackInfo.vlFromIntIsVlmax := false.B
372  intScheduler.io.vlWriteBackInfo.vlFromVfIsZero := false.B
373  intScheduler.io.vlWriteBackInfo.vlFromVfIsVlmax := false.B
374
375  fpScheduler.io.fromTop.hartId := io.fromTop.hartId
376  fpScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
377  fpScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.fpUops
378  fpScheduler.io.intWriteBack := 0.U.asTypeOf(fpScheduler.io.intWriteBack)
379  fpScheduler.io.fpWriteBack := wbDataPath.io.toFpPreg
380  fpScheduler.io.vfWriteBack := 0.U.asTypeOf(fpScheduler.io.vfWriteBack)
381  fpScheduler.io.v0WriteBack := 0.U.asTypeOf(fpScheduler.io.v0WriteBack)
382  fpScheduler.io.vlWriteBack := 0.U.asTypeOf(fpScheduler.io.vlWriteBack)
383  fpScheduler.io.intWriteBackDelayed := 0.U.asTypeOf(intWriteBackDelayed)
384  fpScheduler.io.fpWriteBackDelayed := fpWriteBackDelayed
385  fpScheduler.io.vfWriteBackDelayed := 0.U.asTypeOf(intScheduler.io.vfWriteBackDelayed)
386  fpScheduler.io.v0WriteBackDelayed := 0.U.asTypeOf(intScheduler.io.v0WriteBackDelayed)
387  fpScheduler.io.vlWriteBackDelayed := 0.U.asTypeOf(intScheduler.io.vlWriteBackDelayed)
388  fpScheduler.io.fromDataPath.resp := dataPath.io.toFpIQ
389  fpScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
390  fpScheduler.io.fromSchedulers.wakeupVecDelayed.foreach { wakeup => wakeup := iqWakeUpMappedBundleDelayed(wakeup.bits.exuIdx) }
391  fpScheduler.io.fromDataPath.og0Cancel := og0Cancel
392  fpScheduler.io.fromDataPath.og1Cancel := og1Cancel
393  fpScheduler.io.ldCancel := io.mem.ldCancel
394  fpScheduler.io.vlWriteBackInfo.vlFromIntIsZero := false.B
395  fpScheduler.io.vlWriteBackInfo.vlFromIntIsVlmax := false.B
396  fpScheduler.io.vlWriteBackInfo.vlFromVfIsZero := false.B
397  fpScheduler.io.vlWriteBackInfo.vlFromVfIsVlmax := false.B
398
399  memScheduler.io.fromTop.hartId := io.fromTop.hartId
400  memScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
401  memScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.memUops
402  memScheduler.io.intWriteBack := wbDataPath.io.toIntPreg
403  memScheduler.io.fpWriteBack := wbDataPath.io.toFpPreg
404  memScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg
405  memScheduler.io.v0WriteBack := wbDataPath.io.toV0Preg
406  memScheduler.io.vlWriteBack := wbDataPath.io.toVlPreg
407  memScheduler.io.intWriteBackDelayed := intWriteBackDelayed
408  memScheduler.io.fpWriteBackDelayed := fpWriteBackDelayed
409  memScheduler.io.vfWriteBackDelayed := vfWriteBackDelayed
410  memScheduler.io.v0WriteBackDelayed := v0WriteBackDelayed
411  memScheduler.io.vlWriteBackDelayed := vlWriteBackDelayed
412  memScheduler.io.fromMem.get.scommit := io.mem.sqDeq
413  memScheduler.io.fromMem.get.lcommit := io.mem.lqDeq
414  memScheduler.io.fromMem.get.wakeup := io.mem.wakeup
415  memScheduler.io.fromMem.get.sqDeqPtr := io.mem.sqDeqPtr
416  memScheduler.io.fromMem.get.lqDeqPtr := io.mem.lqDeqPtr
417  memScheduler.io.fromMem.get.sqCancelCnt := io.mem.sqCancelCnt
418  memScheduler.io.fromMem.get.lqCancelCnt := io.mem.lqCancelCnt
419  memScheduler.io.fromMem.get.stIssuePtr := io.mem.stIssuePtr
420  require(memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.length == io.mem.stIn.length)
421  memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.zip(io.mem.stIn).foreach { case (sink, source) =>
422    sink.valid := source.valid
423    sink.bits  := source.bits.robIdx
424  }
425  memScheduler.io.fromMem.get.memWaitUpdateReq.sqIdx := DontCare // TODO
426  memScheduler.io.fromDataPath.resp := dataPath.io.toMemIQ
427  memScheduler.io.fromMem.get.ldaFeedback := io.mem.ldaIqFeedback
428  memScheduler.io.fromMem.get.staFeedback := io.mem.staIqFeedback
429  memScheduler.io.fromMem.get.hyuFeedback := io.mem.hyuIqFeedback
430  memScheduler.io.fromMem.get.vstuFeedback := io.mem.vstuIqFeedback
431  memScheduler.io.fromMem.get.vlduFeedback := io.mem.vlduIqFeedback
432  memScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
433  memScheduler.io.fromSchedulers.wakeupVecDelayed.foreach { wakeup => wakeup := iqWakeUpMappedBundleDelayed(wakeup.bits.exuIdx) }
434  memScheduler.io.fromDataPath.og0Cancel := og0Cancel
435  memScheduler.io.fromDataPath.og1Cancel := og1Cancel
436  memScheduler.io.ldCancel := io.mem.ldCancel
437  memScheduler.io.fromDataPath.replaceRCIdx.get := dataPath.io.toWakeupQueueRCIdx.takeRight(params.getMemExuRCWriteSize)
438  memScheduler.io.vlWriteBackInfo.vlFromIntIsZero := vlFromIntIsZero
439  memScheduler.io.vlWriteBackInfo.vlFromIntIsVlmax := vlFromIntIsVlmax
440  memScheduler.io.vlWriteBackInfo.vlFromVfIsZero := vlFromVfIsZero
441  memScheduler.io.vlWriteBackInfo.vlFromVfIsVlmax := vlFromVfIsVlmax
442  memScheduler.io.fromOg2Resp.get := og2ForVector.io.toMemIQOg2Resp
443
444  vfScheduler.io.fromTop.hartId := io.fromTop.hartId
445  vfScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
446  vfScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.vfUops
447  vfScheduler.io.intWriteBack := 0.U.asTypeOf(vfScheduler.io.intWriteBack)
448  vfScheduler.io.fpWriteBack := 0.U.asTypeOf(vfScheduler.io.fpWriteBack)
449  vfScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg
450  vfScheduler.io.v0WriteBack := wbDataPath.io.toV0Preg
451  vfScheduler.io.vlWriteBack := wbDataPath.io.toVlPreg
452  vfScheduler.io.intWriteBackDelayed := 0.U.asTypeOf(intWriteBackDelayed)
453  vfScheduler.io.fpWriteBackDelayed := 0.U.asTypeOf(fpWriteBackDelayed)
454  vfScheduler.io.vfWriteBackDelayed := vfWriteBackDelayed
455  vfScheduler.io.v0WriteBackDelayed := v0WriteBackDelayed
456  vfScheduler.io.vlWriteBackDelayed := vlWriteBackDelayed
457  vfScheduler.io.fromDataPath.resp := dataPath.io.toVfIQ
458  vfScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
459  vfScheduler.io.fromSchedulers.wakeupVecDelayed.foreach { wakeup => wakeup := iqWakeUpMappedBundleDelayed(wakeup.bits.exuIdx) }
460  vfScheduler.io.fromDataPath.og0Cancel := og0Cancel
461  vfScheduler.io.fromDataPath.og1Cancel := og1Cancel
462  vfScheduler.io.ldCancel := io.mem.ldCancel
463  vfScheduler.io.vlWriteBackInfo.vlFromIntIsZero := vlFromIntIsZero
464  vfScheduler.io.vlWriteBackInfo.vlFromIntIsVlmax := vlFromIntIsVlmax
465  vfScheduler.io.vlWriteBackInfo.vlFromVfIsZero := vlFromVfIsZero
466  vfScheduler.io.vlWriteBackInfo.vlFromVfIsVlmax := vlFromVfIsVlmax
467  vfScheduler.io.fromOg2Resp.get := og2ForVector.io.toVfIQOg2Resp
468
469  dataPath.io.hartId := io.fromTop.hartId
470  dataPath.io.flush := ctrlBlock.io.toDataPath.flush
471
472  dataPath.io.fromIntIQ <> intScheduler.io.toDataPathAfterDelay
473  dataPath.io.fromFpIQ <> fpScheduler.io.toDataPathAfterDelay
474  dataPath.io.fromVfIQ <> vfScheduler.io.toDataPathAfterDelay
475  dataPath.io.fromMemIQ <> memScheduler.io.toDataPathAfterDelay
476
477  dataPath.io.ldCancel := io.mem.ldCancel
478
479  println(s"[Backend] wbDataPath.io.toIntPreg: ${wbDataPath.io.toIntPreg.size}, dataPath.io.fromIntWb: ${dataPath.io.fromIntWb.size}")
480  println(s"[Backend] wbDataPath.io.toVfPreg: ${wbDataPath.io.toVfPreg.size}, dataPath.io.fromFpWb: ${dataPath.io.fromVfWb.size}")
481  dataPath.io.fromIntWb := wbDataPath.io.toIntPreg
482  dataPath.io.fromFpWb := wbDataPath.io.toFpPreg
483  dataPath.io.fromVfWb := wbDataPath.io.toVfPreg
484  dataPath.io.fromV0Wb := wbDataPath.io.toV0Preg
485  dataPath.io.fromVlWb := wbDataPath.io.toVlPreg
486  dataPath.io.diffIntRat.foreach(_ := ctrlBlock.io.diff_int_rat.get)
487  dataPath.io.diffFpRat .foreach(_ := ctrlBlock.io.diff_fp_rat.get)
488  dataPath.io.diffVecRat.foreach(_ := ctrlBlock.io.diff_vec_rat.get)
489  dataPath.io.diffV0Rat .foreach(_ := ctrlBlock.io.diff_v0_rat.get)
490  dataPath.io.diffVlRat .foreach(_ := ctrlBlock.io.diff_vl_rat.get)
491  dataPath.io.fromBypassNetwork := bypassNetwork.io.toDataPath
492  dataPath.io.fromVecExcpMod.r := vecExcpMod.o.toVPRF.r
493  dataPath.io.fromVecExcpMod.w := vecExcpMod.o.toVPRF.w
494
495  og2ForVector.io.flush := ctrlBlock.io.toDataPath.flush
496  og2ForVector.io.ldCancel := io.mem.ldCancel
497  og2ForVector.io.fromOg1VfArith <> dataPath.io.toVecExu
498  og2ForVector.io.fromOg1VecMem.zip(dataPath.io.toMemExu.zip(params.memSchdParams.get.issueBlockParams).filter(_._2.needOg2Resp).map(_._1))
499    .foreach {
500      case (og1Mem, datapathMem) => og1Mem <> datapathMem
501    }
502  og2ForVector.io.fromOg1ImmInfo := dataPath.io.og1ImmInfo.zip(params.allExuParams).filter(_._2.needOg2).map(_._1)
503
504  println(s"[Backend] BypassNetwork OG1 Mem Size: ${bypassNetwork.io.fromDataPath.mem.zip(params.memSchdParams.get.issueBlockParams).filterNot(_._2.needOg2Resp).size}")
505  println(s"[Backend] BypassNetwork OG2 Mem Size: ${bypassNetwork.io.fromDataPath.mem.zip(params.memSchdParams.get.issueBlockParams).filter(_._2.needOg2Resp).size}")
506  println(s"[Backend] bypassNetwork.io.fromDataPath.mem: ${bypassNetwork.io.fromDataPath.mem.size}, dataPath.io.toMemExu: ${dataPath.io.toMemExu.size}")
507  bypassNetwork.io.fromDataPath.int <> dataPath.io.toIntExu
508  bypassNetwork.io.fromDataPath.fp <> dataPath.io.toFpExu
509  bypassNetwork.io.fromDataPath.vf <> og2ForVector.io.toVfArithExu
510  bypassNetwork.io.fromDataPath.mem.lazyZip(params.memSchdParams.get.issueBlockParams).lazyZip(dataPath.io.toMemExu).filterNot(_._2.needOg2Resp)
511    .map(x => (x._1, x._3)).foreach {
512      case (bypassMem, datapathMem) => bypassMem <> datapathMem
513    }
514  bypassNetwork.io.fromDataPath.mem.zip(params.memSchdParams.get.issueBlockParams).filter(_._2.needOg2Resp).map(_._1)
515    .zip(og2ForVector.io.toVecMemExu).foreach {
516      case (bypassMem, og2Mem) => bypassMem <> og2Mem
517    }
518  bypassNetwork.io.fromDataPath.immInfo := dataPath.io.og1ImmInfo
519  bypassNetwork.io.fromDataPath.immInfo.zip(params.allExuParams).filter(_._2.needOg2).map(_._1)
520    .zip(og2ForVector.io.toBypassNetworkImmInfo).foreach {
521      case (immInfo, og2ImmInfo) => immInfo := og2ImmInfo
522    }
523  bypassNetwork.io.fromDataPath.rcData := dataPath.io.toBypassNetworkRCData
524  bypassNetwork.io.fromExus.connectExuOutput(_.int)(intExuBlock.io.out)
525  bypassNetwork.io.fromExus.connectExuOutput(_.fp)(fpExuBlock.io.out)
526  bypassNetwork.io.fromExus.connectExuOutput(_.vf)(vfExuBlock.io.out)
527
528  require(bypassNetwork.io.fromExus.mem.flatten.size == io.mem.writeBack.size,
529    s"bypassNetwork.io.fromExus.mem.flatten.size(${bypassNetwork.io.fromExus.mem.flatten.size}: ${bypassNetwork.io.fromExus.mem.map(_.size)}, " +
530    s"io.mem.writeback(${io.mem.writeBack.size})"
531  )
532  bypassNetwork.io.fromExus.mem.flatten.zip(io.mem.writeBack).foreach { case (sink, source) =>
533    sink.valid := source.valid
534    sink.bits.intWen := source.bits.uop.rfWen && source.bits.isFromLoadUnit
535    sink.bits.pdest := source.bits.uop.pdest
536    sink.bits.data := source.bits.data
537  }
538
539
540  intExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush
541  for (i <- 0 until intExuBlock.io.in.length) {
542    for (j <- 0 until intExuBlock.io.in(i).length) {
543      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.int(i)(j).bits.loadDependency, io.mem.ldCancel)
544      NewPipelineConnect(
545        bypassNetwork.io.toExus.int(i)(j), intExuBlock.io.in(i)(j), intExuBlock.io.in(i)(j).fire,
546        Mux(
547          bypassNetwork.io.toExus.int(i)(j).fire,
548          bypassNetwork.io.toExus.int(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
549          intExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush)
550        ),
551        Option("bypassNetwork2intExuBlock")
552      )
553    }
554  }
555
556  ctrlBlock.io.toDataPath.pcToDataPathIO <> dataPath.io.fromPcTargetMem
557
558  private val csrin = intExuBlock.io.csrin.get
559  csrin.hartId := io.fromTop.hartId
560  csrin.msiInfo.valid := RegNext(io.fromTop.msiInfo.valid)
561  csrin.msiInfo.bits := RegEnable(io.fromTop.msiInfo.bits, io.fromTop.msiInfo.valid)
562  csrin.clintTime.valid := RegNext(io.fromTop.clintTime.valid)
563  csrin.clintTime.bits := RegEnable(io.fromTop.clintTime.bits, io.fromTop.clintTime.valid)
564  csrin.trapInstInfo := ctrlBlock.io.toCSR.trapInstInfo
565  csrin.fromVecExcpMod.busy := vecExcpMod.o.status.busy
566  csrin.criticalErrorState := backendCriticalError
567
568  private val csrio = intExuBlock.io.csrio.get
569  csrio.hartId := io.fromTop.hartId
570  csrio.fpu.fflags := ctrlBlock.io.robio.csr.fflags
571  csrio.fpu.isIllegal := false.B // Todo: remove it
572  csrio.fpu.dirty_fs := ctrlBlock.io.robio.csr.dirty_fs
573  csrio.vpu <> WireDefault(0.U.asTypeOf(csrio.vpu)) // Todo
574
575  val fromIntExuVsetVType = intExuBlock.io.vtype.getOrElse(0.U.asTypeOf((Valid(new VType))))
576  val fromVfExuVsetVType = vfExuBlock.io.vtype.getOrElse(0.U.asTypeOf((Valid(new VType))))
577  val fromVsetVType = Mux(fromIntExuVsetVType.valid, fromIntExuVsetVType.bits, fromVfExuVsetVType.bits)
578  val vsetvlVType = RegEnable(fromVsetVType, 0.U.asTypeOf(new VType), fromIntExuVsetVType.valid || fromVfExuVsetVType.valid)
579  ctrlBlock.io.toDecode.vsetvlVType := vsetvlVType
580
581  val commitVType = ctrlBlock.io.robio.commitVType.vtype
582  val hasVsetvl = ctrlBlock.io.robio.commitVType.hasVsetvl
583  val vtype = VType.toVtypeStruct(Mux(hasVsetvl, vsetvlVType, commitVType.bits)).asUInt
584
585  // csr not store the value of vl, so when using difftest we assign the value of vl to debugVl
586  val debugVl_s0 = WireInit(UInt(VlData().dataWidth.W), 0.U)
587  val debugVl_s1 = WireInit(UInt(VlData().dataWidth.W), 0.U)
588  debugVl_s0 := dataPath.io.diffVl.getOrElse(0.U.asTypeOf(UInt(VlData().dataWidth.W)))
589  debugVl_s1 := RegNext(debugVl_s0)
590  csrio.vpu.set_vxsat := ctrlBlock.io.robio.csr.vxsat
591  csrio.vpu.set_vstart.valid := ctrlBlock.io.robio.csr.vstart.valid
592  csrio.vpu.set_vstart.bits := ctrlBlock.io.robio.csr.vstart.bits
593  ctrlBlock.io.toDecode.vstart := csrio.vpu.vstart
594  //Todo here need change design
595  csrio.vpu.set_vtype.valid := commitVType.valid
596  csrio.vpu.set_vtype.bits := ZeroExt(vtype, XLEN)
597  csrio.vpu.vl := ZeroExt(debugVl_s1, XLEN)
598  csrio.vpu.dirty_vs := ctrlBlock.io.robio.csr.dirty_vs
599  csrio.exception := ctrlBlock.io.robio.exception
600  csrio.robDeqPtr := ctrlBlock.io.robio.robDeqPtr
601  csrio.memExceptionVAddr := io.mem.exceptionAddr.vaddr
602  csrio.memExceptionGPAddr := io.mem.exceptionAddr.gpaddr
603  csrio.memExceptionIsForVSnonLeafPTE := io.mem.exceptionAddr.isForVSnonLeafPTE
604  csrio.externalInterrupt := RegNext(io.fromTop.externalInterrupt)
605  csrio.perf <> io.perf
606  csrio.perf.retiredInstr <> ctrlBlock.io.robio.csr.perfinfo.retiredInstr
607  csrio.perf.ctrlInfo <> ctrlBlock.io.perfInfo.ctrlInfo
608  private val fenceio = intExuBlock.io.fenceio.get
609  io.fenceio <> fenceio
610
611  // to fpExuBlock
612  fpExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush
613  for (i <- 0 until fpExuBlock.io.in.length) {
614    for (j <- 0 until fpExuBlock.io.in(i).length) {
615      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.fp(i)(j).bits.loadDependency, io.mem.ldCancel)
616      NewPipelineConnect(
617        bypassNetwork.io.toExus.fp(i)(j), fpExuBlock.io.in(i)(j), fpExuBlock.io.in(i)(j).fire,
618        Mux(
619          bypassNetwork.io.toExus.fp(i)(j).fire,
620          bypassNetwork.io.toExus.fp(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
621          fpExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush)
622        ),
623        Option("bypassNetwork2fpExuBlock")
624      )
625    }
626  }
627
628  vfExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush
629  for (i <- 0 until vfExuBlock.io.in.size) {
630    for (j <- 0 until vfExuBlock.io.in(i).size) {
631      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.vf(i)(j).bits.loadDependency, io.mem.ldCancel)
632      NewPipelineConnect(
633        bypassNetwork.io.toExus.vf(i)(j), vfExuBlock.io.in(i)(j), vfExuBlock.io.in(i)(j).fire,
634        Mux(
635          bypassNetwork.io.toExus.vf(i)(j).fire,
636          bypassNetwork.io.toExus.vf(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
637          vfExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush)
638        ),
639        Option("bypassNetwork2vfExuBlock")
640      )
641
642    }
643  }
644
645  intExuBlock.io.frm.foreach(_ := csrio.fpu.frm)
646  fpExuBlock.io.frm.foreach(_ := csrio.fpu.frm)
647  fpExuBlock.io.vxrm.foreach(_ := csrio.vpu.vxrm)
648  vfExuBlock.io.frm.foreach(_ := csrio.fpu.frm)
649  vfExuBlock.io.vxrm.foreach(_ := csrio.vpu.vxrm)
650
651  wbDataPath.io.flush := ctrlBlock.io.redirect
652  wbDataPath.io.fromTop.hartId := io.fromTop.hartId
653  wbDataPath.io.fromIntExu <> intExuBlock.io.out
654  wbDataPath.io.fromFpExu <> fpExuBlock.io.out
655  wbDataPath.io.fromVfExu <> vfExuBlock.io.out
656  wbDataPath.io.fromMemExu.flatten.zip(io.mem.writeBack).foreach { case (sink, source) =>
657    sink.valid := source.valid
658    source.ready := sink.ready
659    sink.bits.data   := VecInit(Seq.fill(sink.bits.params.wbPathNum)(source.bits.data))
660    sink.bits.pdest  := source.bits.uop.pdest
661    sink.bits.robIdx := source.bits.uop.robIdx
662    sink.bits.intWen.foreach(_ := source.bits.uop.rfWen)
663    sink.bits.fpWen.foreach(_ := source.bits.uop.fpWen)
664    sink.bits.vecWen.foreach(_ := source.bits.uop.vecWen)
665    sink.bits.v0Wen.foreach(_ := source.bits.uop.v0Wen)
666    sink.bits.vlWen.foreach(_ := source.bits.uop.vlWen)
667    sink.bits.exceptionVec.foreach(_ := source.bits.uop.exceptionVec)
668    sink.bits.flushPipe.foreach(_ := source.bits.uop.flushPipe)
669    sink.bits.replay.foreach(_ := source.bits.uop.replayInst)
670    sink.bits.debug := source.bits.debug
671    sink.bits.debugInfo := source.bits.uop.debugInfo
672    sink.bits.lqIdx.foreach(_ := source.bits.uop.lqIdx)
673    sink.bits.sqIdx.foreach(_ := source.bits.uop.sqIdx)
674    sink.bits.predecodeInfo.foreach(_ := source.bits.uop.preDecodeInfo)
675    sink.bits.vls.foreach(x => {
676      x.vdIdx := source.bits.vdIdx.get
677      x.vdIdxInField := source.bits.vdIdxInField.get
678      x.vpu   := source.bits.uop.vpu
679      x.oldVdPsrc := source.bits.uop.psrc(2)
680      x.isIndexed := VlduType.isIndexed(source.bits.uop.fuOpType)
681      x.isMasked := VlduType.isMasked(source.bits.uop.fuOpType)
682      x.isStrided := VlduType.isStrided(source.bits.uop.fuOpType)
683      x.isWhole := VlduType.isWhole(source.bits.uop.fuOpType)
684      x.isVecLoad := VlduType.isVecLd(source.bits.uop.fuOpType)
685      x.isVlm := VlduType.isMasked(source.bits.uop.fuOpType) && VlduType.isVecLd(source.bits.uop.fuOpType)
686    })
687    sink.bits.trigger.foreach(_ := source.bits.uop.trigger)
688  }
689  wbDataPath.io.fromCSR.vstart := csrio.vpu.vstart
690
691  vecExcpMod.i.fromExceptionGen := ctrlBlock.io.toVecExcpMod.excpInfo
692  vecExcpMod.i.fromRab.logicPhyRegMap := ctrlBlock.io.toVecExcpMod.logicPhyRegMap
693  vecExcpMod.i.fromRat := ctrlBlock.io.toVecExcpMod.ratOldPest
694  vecExcpMod.i.fromVprf := dataPath.io.toVecExcpMod
695
696  // to mem
697  private val memIssueParams = params.memSchdParams.get.issueBlockParams
698  private val memExuBlocksHasLDU = memIssueParams.map(_.exuBlockParams.map(x => x.hasLoadFu || x.hasHyldaFu))
699  private val memExuBlocksHasVecLoad = memIssueParams.map(_.exuBlockParams.map(x => x.hasVLoadFu))
700  println(s"[Backend] memExuBlocksHasLDU: $memExuBlocksHasLDU")
701  println(s"[Backend] memExuBlocksHasVecLoad: $memExuBlocksHasVecLoad")
702
703  private val toMem = Wire(bypassNetwork.io.toExus.mem.cloneType)
704  for (i <- toMem.indices) {
705    for (j <- toMem(i).indices) {
706      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.mem(i)(j).bits.loadDependency, io.mem.ldCancel)
707      val needIssueTimeout = memExuBlocksHasLDU(i)(j) || memExuBlocksHasVecLoad(i)(j)
708      val issueTimeout =
709        if (needIssueTimeout)
710          Counter(0 until 16, toMem(i)(j).valid && !toMem(i)(j).fire, bypassNetwork.io.toExus.mem(i)(j).fire)._2
711        else
712          false.B
713
714      if (memScheduler.io.loadFinalIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) {
715        memScheduler.io.loadFinalIssueResp(i)(j).valid := issueTimeout
716        memScheduler.io.loadFinalIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType
717        memScheduler.io.loadFinalIssueResp(i)(j).bits.resp := RespType.block
718        memScheduler.io.loadFinalIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx
719        memScheduler.io.loadFinalIssueResp(i)(j).bits.uopIdx.foreach(_ := toMem(i)(j).bits.vpu.get.vuopIdx)
720        memScheduler.io.loadFinalIssueResp(i)(j).bits.sqIdx.foreach(_ := toMem(i)(j).bits.sqIdx.get)
721        memScheduler.io.loadFinalIssueResp(i)(j).bits.lqIdx.foreach(_ := toMem(i)(j).bits.lqIdx.get)
722      }
723
724      if (memScheduler.io.vecLoadFinalIssueResp(i).nonEmpty && memExuBlocksHasVecLoad(i)(j)) {
725        memScheduler.io.vecLoadFinalIssueResp(i)(j).valid := issueTimeout
726        memScheduler.io.vecLoadFinalIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType
727        memScheduler.io.vecLoadFinalIssueResp(i)(j).bits.resp := RespType.block
728        memScheduler.io.vecLoadFinalIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx
729        memScheduler.io.vecLoadFinalIssueResp(i)(j).bits.uopIdx.foreach(_ := toMem(i)(j).bits.vpu.get.vuopIdx)
730        memScheduler.io.vecLoadFinalIssueResp(i)(j).bits.sqIdx.foreach(_ := toMem(i)(j).bits.sqIdx.get)
731        memScheduler.io.vecLoadFinalIssueResp(i)(j).bits.lqIdx.foreach(_ := toMem(i)(j).bits.lqIdx.get)
732      }
733
734      NewPipelineConnect(
735        bypassNetwork.io.toExus.mem(i)(j), toMem(i)(j), toMem(i)(j).fire,
736        Mux(
737          bypassNetwork.io.toExus.mem(i)(j).fire,
738          bypassNetwork.io.toExus.mem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
739          toMem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || issueTimeout
740        ),
741        Option("bypassNetwork2toMemExus")
742      )
743
744      if (memScheduler.io.memAddrIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) {
745        memScheduler.io.memAddrIssueResp(i)(j).valid := toMem(i)(j).fire && FuType.isLoad(toMem(i)(j).bits.fuType)
746        memScheduler.io.memAddrIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType
747        memScheduler.io.memAddrIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx
748        memScheduler.io.memAddrIssueResp(i)(j).bits.sqIdx.foreach(_ := toMem(i)(j).bits.sqIdx.get)
749        memScheduler.io.memAddrIssueResp(i)(j).bits.lqIdx.foreach(_ := toMem(i)(j).bits.lqIdx.get)
750        memScheduler.io.memAddrIssueResp(i)(j).bits.resp := RespType.success // for load inst, firing at toMem means issuing successfully
751      }
752
753      if (memScheduler.io.vecLoadIssueResp(i).nonEmpty && memExuBlocksHasVecLoad(i)(j)) {
754        memScheduler.io.vecLoadIssueResp(i)(j) match {
755          case resp =>
756            resp.valid := toMem(i)(j).fire && VlduType.isVecLd(toMem(i)(j).bits.fuOpType)
757            resp.bits.fuType := toMem(i)(j).bits.fuType
758            resp.bits.robIdx := toMem(i)(j).bits.robIdx
759            resp.bits.uopIdx.get := toMem(i)(j).bits.vpu.get.vuopIdx
760            resp.bits.sqIdx.get := toMem(i)(j).bits.sqIdx.get
761            resp.bits.lqIdx.get := toMem(i)(j).bits.lqIdx.get
762            resp.bits.resp := RespType.success
763        }
764        if (backendParams.debugEn){
765          dontTouch(memScheduler.io.vecLoadIssueResp(i)(j))
766        }
767      }
768    }
769  }
770
771  io.mem.redirect := ctrlBlock.io.redirect
772  io.mem.issueUops.zip(toMem.flatten).foreach { case (sink, source) =>
773    val enableMdp = Constantin.createRecord("EnableMdp", true)
774    sink.valid := source.valid
775    source.ready := sink.ready
776    sink.bits.iqIdx              := source.bits.iqIdx
777    sink.bits.isFirstIssue       := source.bits.isFirstIssue
778    sink.bits.uop                := 0.U.asTypeOf(sink.bits.uop)
779    sink.bits.src                := 0.U.asTypeOf(sink.bits.src)
780    sink.bits.src.zip(source.bits.src).foreach { case (l, r) => l := r}
781    sink.bits.uop.fuType         := source.bits.fuType
782    sink.bits.uop.fuOpType       := source.bits.fuOpType
783    sink.bits.uop.imm            := source.bits.imm
784    sink.bits.uop.robIdx         := source.bits.robIdx
785    sink.bits.uop.pdest          := source.bits.pdest
786    sink.bits.uop.rfWen          := source.bits.rfWen.getOrElse(false.B)
787    sink.bits.uop.fpWen          := source.bits.fpWen.getOrElse(false.B)
788    sink.bits.uop.vecWen         := source.bits.vecWen.getOrElse(false.B)
789    sink.bits.uop.v0Wen          := source.bits.v0Wen.getOrElse(false.B)
790    sink.bits.uop.vlWen          := source.bits.vlWen.getOrElse(false.B)
791    sink.bits.uop.flushPipe      := source.bits.flushPipe.getOrElse(false.B)
792    sink.bits.uop.pc             := source.bits.pc.getOrElse(0.U)
793    sink.bits.uop.loadWaitBit    := Mux(enableMdp, source.bits.loadWaitBit.getOrElse(false.B), false.B)
794    sink.bits.uop.waitForRobIdx  := Mux(enableMdp, source.bits.waitForRobIdx.getOrElse(0.U.asTypeOf(new RobPtr)), 0.U.asTypeOf(new RobPtr))
795    sink.bits.uop.storeSetHit    := Mux(enableMdp, source.bits.storeSetHit.getOrElse(false.B), false.B)
796    sink.bits.uop.loadWaitStrict := Mux(enableMdp, source.bits.loadWaitStrict.getOrElse(false.B), false.B)
797    sink.bits.uop.ssid           := Mux(enableMdp, source.bits.ssid.getOrElse(0.U(SSIDWidth.W)), 0.U(SSIDWidth.W))
798    sink.bits.uop.lqIdx          := source.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr))
799    sink.bits.uop.sqIdx          := source.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr))
800    sink.bits.uop.ftqPtr         := source.bits.ftqIdx.getOrElse(0.U.asTypeOf(new FtqPtr))
801    sink.bits.uop.ftqOffset      := source.bits.ftqOffset.getOrElse(0.U)
802    sink.bits.uop.debugInfo      := source.bits.perfDebugInfo
803    sink.bits.uop.vpu            := source.bits.vpu.getOrElse(0.U.asTypeOf(new VPUCtrlSignals))
804    sink.bits.uop.preDecodeInfo  := source.bits.preDecode.getOrElse(0.U.asTypeOf(new PreDecodeInfo))
805    sink.bits.uop.numLsElem      := source.bits.numLsElem.getOrElse(0.U) // Todo: remove this bundle, keep only the one below
806    sink.bits.flowNum.foreach(_  := source.bits.numLsElem.get)
807  }
808  io.mem.loadFastMatch := memScheduler.io.toMem.get.loadFastMatch.map(_.fastMatch)
809  io.mem.loadFastImm := memScheduler.io.toMem.get.loadFastMatch.map(_.fastImm)
810  io.mem.tlbCsr := csrio.tlb
811  io.mem.csrCtrl := csrio.customCtrl
812  io.mem.sfence := fenceio.sfence
813  io.mem.isStoreException := CommitType.lsInstIsStore(ctrlBlock.io.robio.exception.bits.commitType)
814  io.mem.isVlsException := ctrlBlock.io.robio.exception.bits.vls
815
816  io.mem.storePcRead.zipWithIndex.foreach { case (storePcRead, i) =>
817    storePcRead := ctrlBlock.io.memStPcRead(i).data
818    ctrlBlock.io.memStPcRead(i).valid := io.mem.issueSta(i).valid
819    ctrlBlock.io.memStPcRead(i).ptr := io.mem.issueSta(i).bits.uop.ftqPtr
820    ctrlBlock.io.memStPcRead(i).offset := io.mem.issueSta(i).bits.uop.ftqOffset
821  }
822
823  io.mem.hyuPcRead.zipWithIndex.foreach( { case (hyuPcRead, i) =>
824    hyuPcRead := ctrlBlock.io.memHyPcRead(i).data
825    ctrlBlock.io.memHyPcRead(i).valid := io.mem.issueHylda(i).valid
826    ctrlBlock.io.memHyPcRead(i).ptr := io.mem.issueHylda(i).bits.uop.ftqPtr
827    ctrlBlock.io.memHyPcRead(i).offset := io.mem.issueHylda(i).bits.uop.ftqOffset
828  })
829
830  ctrlBlock.io.robio.robHeadLsIssue := io.mem.issueUops.map(deq => deq.fire && deq.bits.uop.robIdx === ctrlBlock.io.robio.robDeqPtr).reduce(_ || _)
831
832  // mem io
833  io.mem.robLsqIO <> ctrlBlock.io.robio.lsq
834  io.mem.storeDebugInfo <> ctrlBlock.io.robio.storeDebugInfo
835
836  io.frontendSfence := fenceio.sfence
837  io.frontendTlbCsr := csrio.tlb
838  io.frontendCsrCtrl := csrio.customCtrl
839
840  io.tlb <> csrio.tlb
841
842  io.csrCustomCtrl := csrio.customCtrl
843
844  io.toTop.cpuHalted := ctrlBlock.io.toTop.cpuHalt
845
846  io.traceCoreInterface <> ctrlBlock.io.traceCoreInterface
847
848  io.debugTopDown.fromRob := ctrlBlock.io.debugTopDown.fromRob
849  ctrlBlock.io.debugTopDown.fromCore := io.debugTopDown.fromCore
850
851  io.debugRolling := ctrlBlock.io.debugRolling
852
853  if(backendParams.debugEn) {
854    dontTouch(memScheduler.io)
855    dontTouch(dataPath.io.toMemExu)
856    dontTouch(wbDataPath.io.fromMemExu)
857  }
858
859  // reset tree
860  if (p(DebugOptionsKey).ResetGen) {
861    val rightResetTree = ResetGenNode(Seq(
862      ModuleNode(dataPath),
863      ModuleNode(intExuBlock),
864      ModuleNode(fpExuBlock),
865      ModuleNode(vfExuBlock),
866      ModuleNode(bypassNetwork),
867      ModuleNode(wbDataPath)
868    ))
869    val leftResetTree = ResetGenNode(Seq(
870      ModuleNode(intScheduler),
871      ModuleNode(fpScheduler),
872      ModuleNode(vfScheduler),
873      ModuleNode(memScheduler),
874      ModuleNode(og2ForVector),
875      ModuleNode(wbFuBusyTable),
876      ResetGenNode(Seq(
877        ModuleNode(ctrlBlock),
878        // ResetGenNode(Seq(
879          CellNode(io.frontendReset)
880        // ))
881      ))
882    ))
883    ResetGen(leftResetTree, reset, sim = false)
884    ResetGen(rightResetTree, reset, sim = false)
885  } else {
886    io.frontendReset := DontCare
887  }
888
889  // perf events
890  val pfevent = Module(new PFEvent)
891  pfevent.io.distribute_csr := RegNext(csrio.customCtrl.distribute_csr)
892  val csrevents = pfevent.io.hpmevent.slice(8,16)
893
894  val ctrlBlockPerf    = ctrlBlock.getPerfEvents
895  val intSchedulerPerf = intScheduler.asInstanceOf[SchedulerArithImp].getPerfEvents
896  val fpSchedulerPerf  = fpScheduler.asInstanceOf[SchedulerArithImp].getPerfEvents
897  val vecSchedulerPerf = vfScheduler.asInstanceOf[SchedulerArithImp].getPerfEvents
898  val memSchedulerPerf = memScheduler.asInstanceOf[SchedulerMemImp].getPerfEvents
899
900  val perfBackend  = Seq()
901  // let index = 0 be no event
902  val allPerfEvents = Seq(("noEvent", 0.U)) ++ ctrlBlockPerf ++ intSchedulerPerf ++ fpSchedulerPerf ++ vecSchedulerPerf ++ memSchedulerPerf ++ perfBackend
903
904
905  if (printEventCoding) {
906    for (((name, inc), i) <- allPerfEvents.zipWithIndex) {
907      println("backend perfEvents Set", name, inc, i)
908    }
909  }
910
911  val allPerfInc = allPerfEvents.map(_._2.asTypeOf(new PerfEvent))
912  val perfEvents = HPerfMonitor(csrevents, allPerfInc).getPerfEvents
913  csrio.perf.perfEventsBackend := VecInit(perfEvents.map(_._2.asTypeOf(new PerfEvent)))
914
915  val ctrlBlockError = ctrlBlock.getCriticalErrors
916  val intExuBlockError = intExuBlock.getCriticalErrors
917  val criticalErrors = ctrlBlockError ++ intExuBlockError
918
919  if (printCriticalError) {
920    for (((name, error), _) <- criticalErrors.zipWithIndex) {
921      XSError(error, s"critical error: $name \n")
922    }
923  }
924
925  // expand to collect frontend/memblock/L2 critical errors
926  backendCriticalError := criticalErrors.map(_._2).reduce(_ || _)
927
928  io.toTop.cpuCriticalError := csrio.criticalErrorState
929}
930
931class BackendMemIO(implicit p: Parameters, params: BackendParams) extends XSBundle {
932  // Since fast load replay always use load unit 0, Backend flips two load port to avoid conflicts
933  val flippedLda = true
934  // params alias
935  private val LoadQueueSize = VirtualLoadQueueSize
936  // In/Out // Todo: split it into one-direction bundle
937  val lsqEnqIO = Flipped(new LsqEnqIO)
938  val robLsqIO = new RobLsqIO
939  val ldaIqFeedback = Vec(params.LduCnt, Flipped(new MemRSFeedbackIO))
940  val staIqFeedback = Vec(params.StaCnt, Flipped(new MemRSFeedbackIO))
941  val hyuIqFeedback = Vec(params.HyuCnt, Flipped(new MemRSFeedbackIO))
942  val vstuIqFeedback = Flipped(Vec(params.VstuCnt, new MemRSFeedbackIO(isVector = true)))
943  val vlduIqFeedback = Flipped(Vec(params.VlduCnt, new MemRSFeedbackIO(isVector = true)))
944  val ldCancel = Vec(params.LdExuCnt, Input(new LoadCancelIO))
945  val wakeup = Vec(params.LdExuCnt, Flipped(Valid(new DynInst)))
946  val storePcRead = Vec(params.StaCnt, Output(UInt(VAddrBits.W)))
947  val hyuPcRead = Vec(params.HyuCnt, Output(UInt(VAddrBits.W)))
948  // Input
949  val writebackLda = Vec(params.LduCnt, Flipped(DecoupledIO(new MemExuOutput)))
950  val writebackSta = Vec(params.StaCnt, Flipped(DecoupledIO(new MemExuOutput)))
951  val writebackStd = Vec(params.StdCnt, Flipped(DecoupledIO(new MemExuOutput)))
952  val writebackHyuLda = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput)))
953  val writebackHyuSta = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput)))
954  val writebackVldu = Vec(params.VlduCnt, Flipped(DecoupledIO(new MemExuOutput(true))))
955
956  val s3_delayed_load_error = Input(Vec(LoadPipelineWidth, Bool()))
957  val stIn = Input(Vec(params.StaExuCnt, ValidIO(new DynInst())))
958  val memoryViolation = Flipped(ValidIO(new Redirect))
959  val exceptionAddr = Input(new Bundle {
960    val vaddr = UInt(XLEN.W)
961    val gpaddr = UInt(XLEN.W)
962    val isForVSnonLeafPTE = Bool()
963  })
964  val sqDeq = Input(UInt(log2Ceil(EnsbufferWidth + 1).W))
965  val lqDeq = Input(UInt(log2Up(CommitWidth + 1).W))
966  val sqDeqPtr = Input(new SqPtr)
967  val lqDeqPtr = Input(new LqPtr)
968
969  val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W))
970  val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W))
971
972  val lqCanAccept = Input(Bool())
973  val sqCanAccept = Input(Bool())
974
975  val otherFastWakeup = Flipped(Vec(params.LduCnt + params.HyuCnt, ValidIO(new DynInst)))
976  val stIssuePtr = Input(new SqPtr())
977
978  val debugLS = Flipped(Output(new DebugLSIO))
979
980  val lsTopdownInfo = Vec(params.LduCnt + params.HyuCnt, Flipped(Output(new LsTopdownInfo)))
981  // Output
982  val redirect = ValidIO(new Redirect)   // rob flush MemBlock
983  val issueLda = MixedVec(Seq.fill(params.LduCnt)(DecoupledIO(new MemExuInput())))
984  val issueSta = MixedVec(Seq.fill(params.StaCnt)(DecoupledIO(new MemExuInput())))
985  val issueStd = MixedVec(Seq.fill(params.StdCnt)(DecoupledIO(new MemExuInput())))
986  val issueHylda = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput())))
987  val issueHysta = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput())))
988  val issueVldu = MixedVec(Seq.fill(params.VlduCnt)(DecoupledIO(new MemExuInput(true))))
989
990  val loadFastMatch = Vec(params.LduCnt, Output(UInt(params.LduCnt.W)))
991  val loadFastImm   = Vec(params.LduCnt, Output(UInt(12.W))) // Imm_I
992
993  val tlbCsr = Output(new TlbCsrBundle)
994  val csrCtrl = Output(new CustomCSRCtrlIO)
995  val sfence = Output(new SfenceBundle)
996  val isStoreException = Output(Bool())
997  val isVlsException = Output(Bool())
998
999  // ATTENTION: The issue ports' sequence order should be the same as IQs' deq config
1000  private [backend] def issueUops: Seq[DecoupledIO[MemExuInput]] = {
1001    issueSta ++
1002      issueHylda ++ issueHysta ++
1003      issueLda ++
1004      issueVldu ++
1005      issueStd
1006  }.toSeq
1007
1008  // ATTENTION: The writeback ports' sequence order should be the same as IQs' deq config
1009  private [backend] def writeBack: Seq[DecoupledIO[MemExuOutput]] = {
1010    writebackSta ++
1011      writebackHyuLda ++ writebackHyuSta ++
1012      writebackLda ++
1013      writebackVldu ++
1014      writebackStd
1015  }
1016
1017  // store event difftest information
1018  val storeDebugInfo = Vec(EnsbufferWidth, new Bundle {
1019    val robidx = Input(new RobPtr)
1020    val pc     = Output(UInt(VAddrBits.W))
1021  })
1022}
1023
1024class TopToBackendBundle(implicit p: Parameters) extends XSBundle {
1025  val hartId            = Output(UInt(hartIdLen.W))
1026  val externalInterrupt = Output(new ExternalInterruptIO)
1027  val msiInfo           = Output(ValidIO(new MsiInfoBundle))
1028  val clintTime         = Output(ValidIO(UInt(64.W)))
1029}
1030
1031class BackendToTopBundle extends Bundle {
1032  val cpuHalted = Output(Bool())
1033  val cpuCriticalError = Output(Bool())
1034}
1035
1036class BackendIO(implicit p: Parameters, params: BackendParams) extends XSBundle with HasSoCParameter {
1037  val fromTop = Flipped(new TopToBackendBundle)
1038
1039  val toTop = new BackendToTopBundle
1040
1041  val traceCoreInterface = new TraceCoreInterface
1042
1043  val fenceio = new FenceIO
1044  // Todo: merge these bundles into BackendFrontendIO
1045  val frontend = Flipped(new FrontendToCtrlIO)
1046  val frontendSfence = Output(new SfenceBundle)
1047  val frontendCsrCtrl = Output(new CustomCSRCtrlIO)
1048  val frontendTlbCsr = Output(new TlbCsrBundle)
1049  val frontendReset = Output(Reset())
1050
1051  val mem = new BackendMemIO
1052
1053  val perf = Input(new PerfCounterIO)
1054
1055  val tlb = Output(new TlbCsrBundle)
1056
1057  val csrCustomCtrl = Output(new CustomCSRCtrlIO)
1058
1059  val debugTopDown = new Bundle {
1060    val fromRob = new RobCoreTopDownIO
1061    val fromCore = new CoreDispatchTopDownIO
1062  }
1063  val debugRolling = new RobDebugRollingIO
1064}
1065