1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15* 16* 17* Acknowledgement 18* 19* This implementation is inspired by several key papers: 20* [1] Robert. M. Tomasulo. "[An efficient algorithm for exploiting multiple arithmetic units.] 21* (https://doi.org/10.1147/rd.111.0025)" IBM Journal of Research and Development (IBMJ) 11.1: 25-33. 1967. 22***************************************************************************************/ 23 24package xiangshan.backend 25 26import org.chipsalliance.cde.config.Parameters 27import chisel3._ 28import chisel3.util._ 29import device.MsiInfoBundle 30import difftest._ 31import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 32import system.HasSoCParameter 33import utility._ 34import xiangshan._ 35import xiangshan.backend.Bundles.{DynInst, IssueQueueIQWakeUpBundle, LoadShouldCancel, MemExuInput, MemExuOutput, VPUCtrlSignals} 36import xiangshan.backend.ctrlblock.{DebugLSIO, LsTopdownInfo} 37import xiangshan.backend.datapath.DataConfig.{IntData, VecData, FpData} 38import xiangshan.backend.datapath.RdConfig.{IntRD, VfRD} 39import xiangshan.backend.datapath.WbConfig._ 40import xiangshan.backend.datapath.DataConfig._ 41import xiangshan.backend.datapath._ 42import xiangshan.backend.dispatch.CoreDispatchTopDownIO 43import xiangshan.backend.exu.ExuBlock 44import xiangshan.backend.fu.vector.Bundles.{VConfig, VType} 45import xiangshan.backend.fu.{FenceIO, FenceToSbuffer, FuConfig, FuType, PFEvent, PerfCounterIO} 46import xiangshan.backend.issue.EntryBundles._ 47import xiangshan.backend.issue.{Scheduler, SchedulerArithImp, SchedulerImpBase, SchedulerMemImp} 48import xiangshan.backend.rob.{RobCoreTopDownIO, RobDebugRollingIO, RobLsqIO, RobPtr} 49import xiangshan.backend.trace.TraceCoreInterface 50import xiangshan.frontend.{FtqPtr, FtqRead, PreDecodeInfo} 51import xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr} 52 53import scala.collection.mutable 54 55class Backend(val params: BackendParams)(implicit p: Parameters) extends LazyModule 56 with HasXSParameter { 57 override def shouldBeInlined: Boolean = false 58 val inner = LazyModule(new BackendInlined(params)) 59 lazy val module = new BackendImp(this) 60} 61 62class BackendImp(wrapper: Backend)(implicit p: Parameters) extends LazyModuleImp(wrapper) { 63 val io = IO(new BackendIO()(p, wrapper.params)) 64 io <> wrapper.inner.module.io 65 if (p(DebugOptionsKey).ResetGen) { 66 ResetGen(ResetGenNode(Seq(ModuleNode(wrapper.inner.module))), reset, sim = false) 67 } 68} 69 70class BackendInlined(val params: BackendParams)(implicit p: Parameters) extends LazyModule 71 with HasXSParameter { 72 73 override def shouldBeInlined: Boolean = true 74 75 // check read & write port config 76 params.configChecks 77 78 /* Only update the idx in mem-scheduler here 79 * Idx in other schedulers can be updated the same way if needed 80 * 81 * Also note that we filter out the 'stData issue-queues' when counting 82 */ 83 for ((ibp, idx) <- params.memSchdParams.get.issueBlockParams.filter(iq => iq.StdCnt == 0).zipWithIndex) { 84 ibp.updateIdx(idx) 85 } 86 87 println(params.iqWakeUpParams) 88 89 for ((schdCfg, i) <- params.allSchdParams.zipWithIndex) { 90 schdCfg.bindBackendParam(params) 91 } 92 93 for ((iqCfg, i) <- params.allIssueParams.zipWithIndex) { 94 iqCfg.bindBackendParam(params) 95 } 96 97 for ((exuCfg, i) <- params.allExuParams.zipWithIndex) { 98 exuCfg.bindBackendParam(params) 99 exuCfg.updateIQWakeUpConfigs(params.iqWakeUpParams) 100 exuCfg.updateExuIdx(i) 101 } 102 103 println("[Backend] ExuConfigs:") 104 for (exuCfg <- params.allExuParams) { 105 val fuConfigs = exuCfg.fuConfigs 106 val wbPortConfigs = exuCfg.wbPortConfigs 107 val immType = exuCfg.immType 108 109 println("[Backend] " + 110 s"${exuCfg.name}: " + 111 (if (exuCfg.fakeUnit) "fake, " else "") + 112 (if (exuCfg.hasLoadFu || exuCfg.hasHyldaFu) s"LdExuIdx(${backendParams.getLdExuIdx(exuCfg)})" else "") + 113 s"${fuConfigs.map(_.name).mkString("fu(s): {", ",", "}")}, " + 114 s"${wbPortConfigs.mkString("wb: {", ",", "}")}, " + 115 s"${immType.map(SelImm.mkString(_)).mkString("imm: {", ",", "}")}, " + 116 s"latMax(${exuCfg.latencyValMax}), ${exuCfg.fuLatancySet.mkString("lat: {", ",", "}")}, " + 117 s"srcReg(${exuCfg.numRegSrc})" 118 ) 119 require( 120 wbPortConfigs.collectFirst { case x: IntWB => x }.nonEmpty == 121 fuConfigs.map(_.writeIntRf).reduce(_ || _), 122 s"${exuCfg.name} int wb port has no priority" 123 ) 124 require( 125 wbPortConfigs.collectFirst { case x: FpWB => x }.nonEmpty == 126 fuConfigs.map(x => x.writeFpRf).reduce(_ || _), 127 s"${exuCfg.name} fp wb port has no priority" 128 ) 129 require( 130 wbPortConfigs.collectFirst { case x: VfWB => x }.nonEmpty == 131 fuConfigs.map(x => x.writeVecRf).reduce(_ || _), 132 s"${exuCfg.name} vec wb port has no priority" 133 ) 134 } 135 136 println(s"[Backend] all fu configs") 137 for (cfg <- FuConfig.allConfigs) { 138 println(s"[Backend] $cfg") 139 } 140 141 println(s"[Backend] Int RdConfigs: ExuName(Priority)") 142 for ((port, seq) <- params.getRdPortParams(IntData())) { 143 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 144 } 145 146 println(s"[Backend] Int WbConfigs: ExuName(Priority)") 147 for ((port, seq) <- params.getWbPortParams(IntData())) { 148 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 149 } 150 151 println(s"[Backend] Fp RdConfigs: ExuName(Priority)") 152 for ((port, seq) <- params.getRdPortParams(FpData())) { 153 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 154 } 155 156 println(s"[Backend] Fp WbConfigs: ExuName(Priority)") 157 for ((port, seq) <- params.getWbPortParams(FpData())) { 158 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 159 } 160 161 println(s"[Backend] Vf RdConfigs: ExuName(Priority)") 162 for ((port, seq) <- params.getRdPortParams(VecData())) { 163 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 164 } 165 166 println(s"[Backend] Vf WbConfigs: ExuName(Priority)") 167 for ((port, seq) <- params.getWbPortParams(VecData())) { 168 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 169 } 170 171 println(s"[Backend] Dispatch Configs:") 172 println(s"[Backend] Load IQ enq width(${params.numLoadDp}), Store IQ enq width(${params.numStoreDp})") 173 println(s"[Backend] Load DP width(${LSQLdEnqWidth}), Store DP width(${LSQStEnqWidth})") 174 175 params.updateCopyPdestInfo 176 println(s"[Backend] copyPdestInfo ${params.copyPdestInfo}") 177 params.allExuParams.map(_.copyNum) 178 val ctrlBlock = LazyModule(new CtrlBlock(params)) 179 val intScheduler = params.intSchdParams.map(x => LazyModule(new Scheduler(x))) 180 val fpScheduler = params.fpSchdParams.map(x => LazyModule(new Scheduler(x))) 181 val vfScheduler = params.vfSchdParams.map(x => LazyModule(new Scheduler(x))) 182 val memScheduler = params.memSchdParams.map(x => LazyModule(new Scheduler(x))) 183 val dataPath = LazyModule(new DataPath(params)) 184 val intExuBlock = params.intSchdParams.map(x => LazyModule(new ExuBlock(x))) 185 val fpExuBlock = params.fpSchdParams.map(x => LazyModule(new ExuBlock(x))) 186 val vfExuBlock = params.vfSchdParams.map(x => LazyModule(new ExuBlock(x))) 187 val wbFuBusyTable = LazyModule(new WbFuBusyTable(params)) 188 189 lazy val module = new BackendInlinedImp(this) 190} 191 192class BackendInlinedImp(override val wrapper: BackendInlined)(implicit p: Parameters) extends LazyModuleImp(wrapper) 193 with HasXSParameter 194 with HasPerfEvents 195 with HasCriticalErrors { 196 implicit private val params: BackendParams = wrapper.params 197 198 val io = IO(new BackendIO()(p, wrapper.params)) 199 200 private val ctrlBlock = wrapper.ctrlBlock.module 201 private val intScheduler: SchedulerImpBase = wrapper.intScheduler.get.module 202 private val fpScheduler = wrapper.fpScheduler.get.module 203 private val vfScheduler = wrapper.vfScheduler.get.module 204 private val memScheduler = wrapper.memScheduler.get.module 205 private val dataPath = wrapper.dataPath.module 206 private val intExuBlock = wrapper.intExuBlock.get.module 207 private val fpExuBlock = wrapper.fpExuBlock.get.module 208 private val vfExuBlock = wrapper.vfExuBlock.get.module 209 private val og2ForVector = Module(new Og2ForVector(params)) 210 private val bypassNetwork = Module(new BypassNetwork) 211 private val wbDataPath = Module(new WbDataPath(params)) 212 private val wbFuBusyTable = wrapper.wbFuBusyTable.module 213 private val vecExcpMod = Module(new VecExcpDataMergeModule) 214 215 private val iqWakeUpMappedBundle: Map[Int, ValidIO[IssueQueueIQWakeUpBundle]] = ( 216 intScheduler.io.toSchedulers.wakeupVec ++ 217 fpScheduler.io.toSchedulers.wakeupVec ++ 218 vfScheduler.io.toSchedulers.wakeupVec ++ 219 memScheduler.io.toSchedulers.wakeupVec 220 ).map(x => (x.bits.exuIdx, x)).toMap 221 222 private val iqWakeUpMappedBundleDelayed: Map[Int, ValidIO[IssueQueueIQWakeUpBundle]] = ( 223 intScheduler.io.toSchedulers.wakeupVec ++ 224 fpScheduler.io.toSchedulers.wakeupVec ++ 225 vfScheduler.io.toSchedulers.wakeupVec ++ 226 memScheduler.io.toSchedulers.wakeupVec 227 ).map{ case x => 228 val delayed = Wire(chiselTypeOf(x)) 229 // TODO: add clock gate use Wen, remove issuequeue wakeupToIQ logic Wen = Wen && valid 230 delayed := RegNext(x) 231 (x.bits.exuIdx, delayed) 232 }.toMap 233 234 println(s"[Backend] iq wake up keys: ${iqWakeUpMappedBundle.keys}") 235 236 wbFuBusyTable.io.in.intSchdBusyTable := intScheduler.io.wbFuBusyTable 237 wbFuBusyTable.io.in.fpSchdBusyTable := fpScheduler.io.wbFuBusyTable 238 wbFuBusyTable.io.in.vfSchdBusyTable := vfScheduler.io.wbFuBusyTable 239 wbFuBusyTable.io.in.memSchdBusyTable := memScheduler.io.wbFuBusyTable 240 intScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.intRespRead 241 fpScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.fpRespRead 242 vfScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.vfRespRead 243 memScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.memRespRead 244 dataPath.io.wbConfictRead := wbFuBusyTable.io.out.wbConflictRead 245 246 private val og1Cancel = dataPath.io.og1Cancel 247 private val og0Cancel = dataPath.io.og0Cancel 248 private val vlFromIntIsZero = intExuBlock.io.vlIsZero.get 249 private val vlFromIntIsVlmax = intExuBlock.io.vlIsVlmax.get 250 private val vlFromVfIsZero = vfExuBlock.io.vlIsZero.get 251 private val vlFromVfIsVlmax = vfExuBlock.io.vlIsVlmax.get 252 253 private val backendCriticalError = Wire(Bool()) 254 255 ctrlBlock.io.fromTop.hartId := io.fromTop.hartId 256 ctrlBlock.io.frontend <> io.frontend 257 ctrlBlock.io.fromCSR.toDecode := intExuBlock.io.csrToDecode.get 258 ctrlBlock.io.fromCSR.traceCSR := intExuBlock.io.csrio.get.traceCSR 259 ctrlBlock.io.fromCSR.instrAddrTransType := RegNext(intExuBlock.io.csrio.get.instrAddrTransType) 260 ctrlBlock.io.fromWB.wbData <> wbDataPath.io.toCtrlBlock.writeback 261 ctrlBlock.io.fromMem.stIn <> io.mem.stIn 262 ctrlBlock.io.fromMem.violation <> io.mem.memoryViolation 263 ctrlBlock.io.lqCanAccept := io.mem.lqCanAccept 264 ctrlBlock.io.sqCanAccept := io.mem.sqCanAccept 265 266 io.mem.lsqEnqIO <> ctrlBlock.io.toMem.lsqEnqIO 267 ctrlBlock.io.fromMemToDispatch.scommit := io.mem.sqDeq 268 ctrlBlock.io.fromMemToDispatch.lcommit := io.mem.lqDeq 269 ctrlBlock.io.fromMemToDispatch.sqDeqPtr := io.mem.sqDeqPtr 270 ctrlBlock.io.fromMemToDispatch.lqDeqPtr := io.mem.lqDeqPtr 271 ctrlBlock.io.fromMemToDispatch.sqCancelCnt := io.mem.sqCancelCnt 272 ctrlBlock.io.fromMemToDispatch.lqCancelCnt := io.mem.lqCancelCnt 273 ctrlBlock.io.toDispatch.wakeUpInt := intScheduler.io.toSchedulers.wakeupVec 274 ctrlBlock.io.toDispatch.wakeUpFp := fpScheduler.io.toSchedulers.wakeupVec 275 ctrlBlock.io.toDispatch.wakeUpVec := vfScheduler.io.toSchedulers.wakeupVec 276 ctrlBlock.io.toDispatch.wakeUpMem := memScheduler.io.toSchedulers.wakeupVec 277 ctrlBlock.io.toDispatch.IQValidNumVec := intScheduler.io.IQValidNumVec ++ fpScheduler.io.IQValidNumVec ++ vfScheduler.io.IQValidNumVec ++ memScheduler.io.IQValidNumVec 278 ctrlBlock.io.toDispatch.ldCancel := io.mem.ldCancel 279 ctrlBlock.io.toDispatch.og0Cancel := og0Cancel 280 ctrlBlock.io.toDispatch.wbPregsInt.zip(wbDataPath.io.toIntPreg).map(x => { 281 x._1.valid := x._2.wen && x._2.intWen 282 x._1.bits := x._2.addr 283 }) 284 ctrlBlock.io.toDispatch.wbPregsFp.zip(wbDataPath.io.toFpPreg).map(x => { 285 x._1.valid := x._2.wen && x._2.fpWen 286 x._1.bits := x._2.addr 287 }) 288 ctrlBlock.io.toDispatch.wbPregsVec.zip(wbDataPath.io.toVfPreg).map(x => { 289 x._1.valid := x._2.wen && x._2.vecWen 290 x._1.bits := x._2.addr 291 }) 292 ctrlBlock.io.toDispatch.wbPregsV0.zip(wbDataPath.io.toV0Preg).map(x => { 293 x._1.valid := x._2.wen && x._2.v0Wen 294 x._1.bits := x._2.addr 295 }) 296 ctrlBlock.io.toDispatch.wbPregsVl.zip(wbDataPath.io.toVlPreg).map(x => { 297 x._1.valid := x._2.wen && x._2.vlWen 298 x._1.bits := x._2.addr 299 }) 300 ctrlBlock.io.toDispatch.vlWriteBackInfo.vlFromIntIsZero := vlFromIntIsZero 301 ctrlBlock.io.toDispatch.vlWriteBackInfo.vlFromIntIsVlmax := vlFromIntIsVlmax 302 ctrlBlock.io.toDispatch.vlWriteBackInfo.vlFromVfIsZero := vlFromVfIsZero 303 ctrlBlock.io.toDispatch.vlWriteBackInfo.vlFromVfIsVlmax := vlFromVfIsVlmax 304 ctrlBlock.io.csrCtrl <> intExuBlock.io.csrio.get.customCtrl 305 ctrlBlock.io.robio.csr.intrBitSet := intExuBlock.io.csrio.get.interrupt 306 ctrlBlock.io.robio.csr.trapTarget := intExuBlock.io.csrio.get.trapTarget 307 ctrlBlock.io.robio.csr.isXRet := intExuBlock.io.csrio.get.isXRet 308 ctrlBlock.io.robio.csr.wfiEvent := intExuBlock.io.csrio.get.wfi_event 309 ctrlBlock.io.robio.csr.criticalErrorState := intExuBlock.io.csrio.get.criticalErrorState 310 ctrlBlock.io.robio.lsq <> io.mem.robLsqIO 311 ctrlBlock.io.robio.lsTopdownInfo <> io.mem.lsTopdownInfo 312 ctrlBlock.io.robio.debug_ls <> io.mem.debugLS 313 ctrlBlock.io.debugEnqLsq.canAccept := io.mem.lsqEnqIO.canAccept 314 ctrlBlock.io.debugEnqLsq.resp := io.mem.lsqEnqIO.resp 315 ctrlBlock.io.debugEnqLsq.req := ctrlBlock.io.toMem.lsqEnqIO.req 316 ctrlBlock.io.debugEnqLsq.needAlloc := ctrlBlock.io.toMem.lsqEnqIO.needAlloc 317 ctrlBlock.io.debugEnqLsq.iqAccept := ctrlBlock.io.toMem.lsqEnqIO.iqAccept 318 ctrlBlock.io.fromVecExcpMod.busy := vecExcpMod.o.status.busy 319 320 val intWriteBackDelayed = Wire(chiselTypeOf(wbDataPath.io.toIntPreg)) 321 intWriteBackDelayed.zip(wbDataPath.io.toIntPreg).map{ case (sink, source) => 322 sink := DontCare 323 sink.wen := RegNext(source.wen) 324 sink.intWen := RegNext(source.intWen) 325 sink.addr := RegEnable(source.addr, source.wen) 326 } 327 val fpWriteBackDelayed = Wire(chiselTypeOf(wbDataPath.io.toFpPreg)) 328 fpWriteBackDelayed.zip(wbDataPath.io.toFpPreg).map { case (sink, source) => 329 sink := DontCare 330 sink.wen := RegNext(source.wen) 331 sink.fpWen := RegNext(source.fpWen) 332 sink.addr := RegEnable(source.addr, source.wen) 333 } 334 val vfWriteBackDelayed = Wire(chiselTypeOf(wbDataPath.io.toVfPreg)) 335 vfWriteBackDelayed.zip(wbDataPath.io.toVfPreg).map { case (sink, source) => 336 sink := DontCare 337 sink.wen := RegNext(source.wen) 338 sink.vecWen := RegNext(source.vecWen) 339 sink.addr := RegEnable(source.addr, source.wen) 340 } 341 val v0WriteBackDelayed = Wire(chiselTypeOf(wbDataPath.io.toV0Preg)) 342 v0WriteBackDelayed.zip(wbDataPath.io.toV0Preg).map { case (sink, source) => 343 sink := DontCare 344 sink.wen := RegNext(source.wen) 345 sink.v0Wen := RegNext(source.v0Wen) 346 sink.addr := RegEnable(source.addr, source.wen) 347 } 348 val vlWriteBackDelayed = Wire(chiselTypeOf(wbDataPath.io.toVlPreg)) 349 vlWriteBackDelayed.zip(wbDataPath.io.toVlPreg).map { case (sink, source) => 350 sink := DontCare 351 sink.wen := RegNext(source.wen) 352 sink.vlWen := RegNext(source.vlWen) 353 sink.addr := RegEnable(source.addr, source.wen) 354 } 355 intScheduler.io.fromTop.hartId := io.fromTop.hartId 356 intScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 357 intScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.intUops 358 intScheduler.io.intWriteBack := wbDataPath.io.toIntPreg 359 intScheduler.io.fpWriteBack := 0.U.asTypeOf(intScheduler.io.fpWriteBack) 360 intScheduler.io.vfWriteBack := 0.U.asTypeOf(intScheduler.io.vfWriteBack) 361 intScheduler.io.v0WriteBack := 0.U.asTypeOf(intScheduler.io.v0WriteBack) 362 intScheduler.io.vlWriteBack := 0.U.asTypeOf(intScheduler.io.vlWriteBack) 363 intScheduler.io.intWriteBackDelayed := intWriteBackDelayed 364 intScheduler.io.fpWriteBackDelayed := 0.U.asTypeOf(intScheduler.io.fpWriteBackDelayed) 365 intScheduler.io.vfWriteBackDelayed := 0.U.asTypeOf(intScheduler.io.vfWriteBackDelayed) 366 intScheduler.io.v0WriteBackDelayed := 0.U.asTypeOf(intScheduler.io.v0WriteBackDelayed) 367 intScheduler.io.vlWriteBackDelayed := 0.U.asTypeOf(intScheduler.io.vlWriteBackDelayed) 368 intScheduler.io.fromDataPath.resp := dataPath.io.toIntIQ 369 intScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) } 370 intScheduler.io.fromSchedulers.wakeupVecDelayed.foreach { wakeup => wakeup := iqWakeUpMappedBundleDelayed(wakeup.bits.exuIdx) } 371 intScheduler.io.fromDataPath.og0Cancel := og0Cancel 372 intScheduler.io.fromDataPath.og1Cancel := og1Cancel 373 intScheduler.io.ldCancel := io.mem.ldCancel 374 intScheduler.io.fromDataPath.replaceRCIdx.get := dataPath.io.toWakeupQueueRCIdx.take(params.getIntExuRCWriteSize) 375 intScheduler.io.vlWriteBackInfo.vlFromIntIsZero := false.B 376 intScheduler.io.vlWriteBackInfo.vlFromIntIsVlmax := false.B 377 intScheduler.io.vlWriteBackInfo.vlFromVfIsZero := false.B 378 intScheduler.io.vlWriteBackInfo.vlFromVfIsVlmax := false.B 379 380 fpScheduler.io.fromTop.hartId := io.fromTop.hartId 381 fpScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 382 fpScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.fpUops 383 fpScheduler.io.intWriteBack := 0.U.asTypeOf(fpScheduler.io.intWriteBack) 384 fpScheduler.io.fpWriteBack := wbDataPath.io.toFpPreg 385 fpScheduler.io.vfWriteBack := 0.U.asTypeOf(fpScheduler.io.vfWriteBack) 386 fpScheduler.io.v0WriteBack := 0.U.asTypeOf(fpScheduler.io.v0WriteBack) 387 fpScheduler.io.vlWriteBack := 0.U.asTypeOf(fpScheduler.io.vlWriteBack) 388 fpScheduler.io.intWriteBackDelayed := 0.U.asTypeOf(intWriteBackDelayed) 389 fpScheduler.io.fpWriteBackDelayed := fpWriteBackDelayed 390 fpScheduler.io.vfWriteBackDelayed := 0.U.asTypeOf(intScheduler.io.vfWriteBackDelayed) 391 fpScheduler.io.v0WriteBackDelayed := 0.U.asTypeOf(intScheduler.io.v0WriteBackDelayed) 392 fpScheduler.io.vlWriteBackDelayed := 0.U.asTypeOf(intScheduler.io.vlWriteBackDelayed) 393 fpScheduler.io.fromDataPath.resp := dataPath.io.toFpIQ 394 fpScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) } 395 fpScheduler.io.fromSchedulers.wakeupVecDelayed.foreach { wakeup => wakeup := iqWakeUpMappedBundleDelayed(wakeup.bits.exuIdx) } 396 fpScheduler.io.fromDataPath.og0Cancel := og0Cancel 397 fpScheduler.io.fromDataPath.og1Cancel := og1Cancel 398 fpScheduler.io.ldCancel := io.mem.ldCancel 399 fpScheduler.io.vlWriteBackInfo.vlFromIntIsZero := false.B 400 fpScheduler.io.vlWriteBackInfo.vlFromIntIsVlmax := false.B 401 fpScheduler.io.vlWriteBackInfo.vlFromVfIsZero := false.B 402 fpScheduler.io.vlWriteBackInfo.vlFromVfIsVlmax := false.B 403 404 memScheduler.io.fromTop.hartId := io.fromTop.hartId 405 memScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 406 memScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.memUops 407 memScheduler.io.intWriteBack := wbDataPath.io.toIntPreg 408 memScheduler.io.fpWriteBack := wbDataPath.io.toFpPreg 409 memScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg 410 memScheduler.io.v0WriteBack := wbDataPath.io.toV0Preg 411 memScheduler.io.vlWriteBack := wbDataPath.io.toVlPreg 412 memScheduler.io.intWriteBackDelayed := intWriteBackDelayed 413 memScheduler.io.fpWriteBackDelayed := fpWriteBackDelayed 414 memScheduler.io.vfWriteBackDelayed := vfWriteBackDelayed 415 memScheduler.io.v0WriteBackDelayed := v0WriteBackDelayed 416 memScheduler.io.vlWriteBackDelayed := vlWriteBackDelayed 417 memScheduler.io.fromMem.get.scommit := io.mem.sqDeq 418 memScheduler.io.fromMem.get.lcommit := io.mem.lqDeq 419 memScheduler.io.fromMem.get.wakeup := io.mem.wakeup 420 memScheduler.io.fromMem.get.sqDeqPtr := io.mem.sqDeqPtr 421 memScheduler.io.fromMem.get.lqDeqPtr := io.mem.lqDeqPtr 422 memScheduler.io.fromMem.get.sqCancelCnt := io.mem.sqCancelCnt 423 memScheduler.io.fromMem.get.lqCancelCnt := io.mem.lqCancelCnt 424 memScheduler.io.fromMem.get.stIssuePtr := io.mem.stIssuePtr 425 require(memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.length == io.mem.stIn.length) 426 memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.zip(io.mem.stIn).foreach { case (sink, source) => 427 sink.valid := source.valid 428 sink.bits := source.bits.robIdx 429 } 430 memScheduler.io.fromMem.get.memWaitUpdateReq.sqIdx := DontCare // TODO 431 memScheduler.io.fromDataPath.resp := dataPath.io.toMemIQ 432 memScheduler.io.fromMem.get.ldaFeedback := io.mem.ldaIqFeedback 433 memScheduler.io.fromMem.get.staFeedback := io.mem.staIqFeedback 434 memScheduler.io.fromMem.get.hyuFeedback := io.mem.hyuIqFeedback 435 memScheduler.io.fromMem.get.vstuFeedback := io.mem.vstuIqFeedback 436 memScheduler.io.fromMem.get.vlduFeedback := io.mem.vlduIqFeedback 437 memScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) } 438 memScheduler.io.fromSchedulers.wakeupVecDelayed.foreach { wakeup => wakeup := iqWakeUpMappedBundleDelayed(wakeup.bits.exuIdx) } 439 memScheduler.io.fromDataPath.og0Cancel := og0Cancel 440 memScheduler.io.fromDataPath.og1Cancel := og1Cancel 441 memScheduler.io.ldCancel := io.mem.ldCancel 442 memScheduler.io.fromDataPath.replaceRCIdx.get := dataPath.io.toWakeupQueueRCIdx.takeRight(params.getMemExuRCWriteSize) 443 memScheduler.io.vlWriteBackInfo.vlFromIntIsZero := vlFromIntIsZero 444 memScheduler.io.vlWriteBackInfo.vlFromIntIsVlmax := vlFromIntIsVlmax 445 memScheduler.io.vlWriteBackInfo.vlFromVfIsZero := vlFromVfIsZero 446 memScheduler.io.vlWriteBackInfo.vlFromVfIsVlmax := vlFromVfIsVlmax 447 memScheduler.io.fromOg2Resp.get := og2ForVector.io.toMemIQOg2Resp 448 449 vfScheduler.io.fromTop.hartId := io.fromTop.hartId 450 vfScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 451 vfScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.vfUops 452 vfScheduler.io.intWriteBack := 0.U.asTypeOf(vfScheduler.io.intWriteBack) 453 vfScheduler.io.fpWriteBack := 0.U.asTypeOf(vfScheduler.io.fpWriteBack) 454 vfScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg 455 vfScheduler.io.v0WriteBack := wbDataPath.io.toV0Preg 456 vfScheduler.io.vlWriteBack := wbDataPath.io.toVlPreg 457 vfScheduler.io.intWriteBackDelayed := 0.U.asTypeOf(intWriteBackDelayed) 458 vfScheduler.io.fpWriteBackDelayed := 0.U.asTypeOf(fpWriteBackDelayed) 459 vfScheduler.io.vfWriteBackDelayed := vfWriteBackDelayed 460 vfScheduler.io.v0WriteBackDelayed := v0WriteBackDelayed 461 vfScheduler.io.vlWriteBackDelayed := vlWriteBackDelayed 462 vfScheduler.io.fromDataPath.resp := dataPath.io.toVfIQ 463 vfScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) } 464 vfScheduler.io.fromSchedulers.wakeupVecDelayed.foreach { wakeup => wakeup := iqWakeUpMappedBundleDelayed(wakeup.bits.exuIdx) } 465 vfScheduler.io.fromDataPath.og0Cancel := og0Cancel 466 vfScheduler.io.fromDataPath.og1Cancel := og1Cancel 467 vfScheduler.io.ldCancel := io.mem.ldCancel 468 vfScheduler.io.vlWriteBackInfo.vlFromIntIsZero := vlFromIntIsZero 469 vfScheduler.io.vlWriteBackInfo.vlFromIntIsVlmax := vlFromIntIsVlmax 470 vfScheduler.io.vlWriteBackInfo.vlFromVfIsZero := vlFromVfIsZero 471 vfScheduler.io.vlWriteBackInfo.vlFromVfIsVlmax := vlFromVfIsVlmax 472 vfScheduler.io.fromOg2Resp.get := og2ForVector.io.toVfIQOg2Resp 473 474 dataPath.io.hartId := io.fromTop.hartId 475 dataPath.io.flush := ctrlBlock.io.toDataPath.flush 476 477 dataPath.io.fromIntIQ <> intScheduler.io.toDataPathAfterDelay 478 dataPath.io.fromFpIQ <> fpScheduler.io.toDataPathAfterDelay 479 dataPath.io.fromVfIQ <> vfScheduler.io.toDataPathAfterDelay 480 dataPath.io.fromMemIQ <> memScheduler.io.toDataPathAfterDelay 481 482 dataPath.io.ldCancel := io.mem.ldCancel 483 484 println(s"[Backend] wbDataPath.io.toIntPreg: ${wbDataPath.io.toIntPreg.size}, dataPath.io.fromIntWb: ${dataPath.io.fromIntWb.size}") 485 println(s"[Backend] wbDataPath.io.toVfPreg: ${wbDataPath.io.toVfPreg.size}, dataPath.io.fromFpWb: ${dataPath.io.fromVfWb.size}") 486 dataPath.io.fromIntWb := wbDataPath.io.toIntPreg 487 dataPath.io.fromFpWb := wbDataPath.io.toFpPreg 488 dataPath.io.fromVfWb := wbDataPath.io.toVfPreg 489 dataPath.io.fromV0Wb := wbDataPath.io.toV0Preg 490 dataPath.io.fromVlWb := wbDataPath.io.toVlPreg 491 dataPath.io.diffIntRat.foreach(_ := ctrlBlock.io.diff_int_rat.get) 492 dataPath.io.diffFpRat .foreach(_ := ctrlBlock.io.diff_fp_rat.get) 493 dataPath.io.diffVecRat.foreach(_ := ctrlBlock.io.diff_vec_rat.get) 494 dataPath.io.diffV0Rat .foreach(_ := ctrlBlock.io.diff_v0_rat.get) 495 dataPath.io.diffVlRat .foreach(_ := ctrlBlock.io.diff_vl_rat.get) 496 dataPath.io.fromBypassNetwork := bypassNetwork.io.toDataPath 497 dataPath.io.fromVecExcpMod.r := vecExcpMod.o.toVPRF.r 498 dataPath.io.fromVecExcpMod.w := vecExcpMod.o.toVPRF.w 499 dataPath.io.topDownInfo.lqEmpty := DelayN(io.topDownInfo.lqEmpty, 2) 500 dataPath.io.topDownInfo.sqEmpty := DelayN(io.topDownInfo.sqEmpty, 2) 501 dataPath.io.topDownInfo.l1Miss := RegNext(io.topDownInfo.l1Miss) 502 dataPath.io.topDownInfo.l2TopMiss.l2Miss := io.topDownInfo.l2TopMiss.l2Miss 503 dataPath.io.topDownInfo.l2TopMiss.l3Miss := io.topDownInfo.l2TopMiss.l3Miss 504 505 og2ForVector.io.flush := ctrlBlock.io.toDataPath.flush 506 og2ForVector.io.ldCancel := io.mem.ldCancel 507 og2ForVector.io.fromOg1VfArith <> dataPath.io.toVecExu 508 og2ForVector.io.fromOg1VecMem.zip(dataPath.io.toMemExu.zip(params.memSchdParams.get.issueBlockParams).filter(_._2.needOg2Resp).map(_._1)) 509 .foreach { 510 case (og1Mem, datapathMem) => og1Mem <> datapathMem 511 } 512 og2ForVector.io.fromOg1ImmInfo := dataPath.io.og1ImmInfo.zip(params.allExuParams).filter(_._2.needOg2).map(_._1) 513 514 println(s"[Backend] BypassNetwork OG1 Mem Size: ${bypassNetwork.io.fromDataPath.mem.zip(params.memSchdParams.get.issueBlockParams).filterNot(_._2.needOg2Resp).size}") 515 println(s"[Backend] BypassNetwork OG2 Mem Size: ${bypassNetwork.io.fromDataPath.mem.zip(params.memSchdParams.get.issueBlockParams).filter(_._2.needOg2Resp).size}") 516 println(s"[Backend] bypassNetwork.io.fromDataPath.mem: ${bypassNetwork.io.fromDataPath.mem.size}, dataPath.io.toMemExu: ${dataPath.io.toMemExu.size}") 517 bypassNetwork.io.fromDataPath.int <> dataPath.io.toIntExu 518 bypassNetwork.io.fromDataPath.fp <> dataPath.io.toFpExu 519 bypassNetwork.io.fromDataPath.vf <> og2ForVector.io.toVfArithExu 520 bypassNetwork.io.fromDataPath.mem.lazyZip(params.memSchdParams.get.issueBlockParams).lazyZip(dataPath.io.toMemExu).filterNot(_._2.needOg2Resp) 521 .map(x => (x._1, x._3)).foreach { 522 case (bypassMem, datapathMem) => bypassMem <> datapathMem 523 } 524 bypassNetwork.io.fromDataPath.mem.zip(params.memSchdParams.get.issueBlockParams).filter(_._2.needOg2Resp).map(_._1) 525 .zip(og2ForVector.io.toVecMemExu).foreach { 526 case (bypassMem, og2Mem) => bypassMem <> og2Mem 527 } 528 bypassNetwork.io.fromDataPath.immInfo := dataPath.io.og1ImmInfo 529 bypassNetwork.io.fromDataPath.immInfo.zip(params.allExuParams).filter(_._2.needOg2).map(_._1) 530 .zip(og2ForVector.io.toBypassNetworkImmInfo).foreach { 531 case (immInfo, og2ImmInfo) => immInfo := og2ImmInfo 532 } 533 bypassNetwork.io.fromDataPath.rcData := dataPath.io.toBypassNetworkRCData 534 bypassNetwork.io.fromExus.connectExuOutput(_.int)(intExuBlock.io.out) 535 bypassNetwork.io.fromExus.connectExuOutput(_.fp)(fpExuBlock.io.out) 536 bypassNetwork.io.fromExus.connectExuOutput(_.vf)(vfExuBlock.io.out) 537 538 require(bypassNetwork.io.fromExus.mem.flatten.size == io.mem.writeBack.size, 539 s"bypassNetwork.io.fromExus.mem.flatten.size(${bypassNetwork.io.fromExus.mem.flatten.size}: ${bypassNetwork.io.fromExus.mem.map(_.size)}, " + 540 s"io.mem.writeback(${io.mem.writeBack.size})" 541 ) 542 bypassNetwork.io.fromExus.mem.flatten.zip(io.mem.writeBack).foreach { case (sink, source) => 543 sink.valid := source.valid 544 sink.bits.intWen := source.bits.uop.rfWen && source.bits.isFromLoadUnit 545 sink.bits.pdest := source.bits.uop.pdest 546 sink.bits.data := source.bits.data 547 } 548 549 550 intExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush 551 for (i <- 0 until intExuBlock.io.in.length) { 552 for (j <- 0 until intExuBlock.io.in(i).length) { 553 val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.int(i)(j).bits.loadDependency, io.mem.ldCancel) 554 NewPipelineConnect( 555 bypassNetwork.io.toExus.int(i)(j), intExuBlock.io.in(i)(j), intExuBlock.io.in(i)(j).fire, 556 Mux( 557 bypassNetwork.io.toExus.int(i)(j).fire, 558 bypassNetwork.io.toExus.int(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel, 559 intExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) 560 ), 561 Option("bypassNetwork2intExuBlock") 562 ) 563 } 564 } 565 566 ctrlBlock.io.toDataPath.pcToDataPathIO <> dataPath.io.fromPcTargetMem 567 568 private val csrin = intExuBlock.io.csrin.get 569 csrin.hartId := io.fromTop.hartId 570 csrin.msiInfo.valid := RegNext(io.fromTop.msiInfo.valid) 571 csrin.msiInfo.bits := RegEnable(io.fromTop.msiInfo.bits, io.fromTop.msiInfo.valid) 572 csrin.clintTime.valid := RegNext(io.fromTop.clintTime.valid) 573 csrin.clintTime.bits := RegEnable(io.fromTop.clintTime.bits, io.fromTop.clintTime.valid) 574 csrin.l2FlushDone := RegNext(io.fromTop.l2FlushDone) 575 csrin.trapInstInfo := ctrlBlock.io.toCSR.trapInstInfo 576 csrin.fromVecExcpMod.busy := vecExcpMod.o.status.busy 577 csrin.criticalErrorState := backendCriticalError 578 579 private val csrio = intExuBlock.io.csrio.get 580 csrio.hartId := io.fromTop.hartId 581 csrio.fpu.fflags := ctrlBlock.io.robio.csr.fflags 582 csrio.fpu.isIllegal := false.B // Todo: remove it 583 csrio.fpu.dirty_fs := ctrlBlock.io.robio.csr.dirty_fs 584 csrio.vpu <> WireDefault(0.U.asTypeOf(csrio.vpu)) // Todo 585 586 val fromIntExuVsetVType = intExuBlock.io.vtype.getOrElse(0.U.asTypeOf((Valid(new VType)))) 587 val fromVfExuVsetVType = vfExuBlock.io.vtype.getOrElse(0.U.asTypeOf((Valid(new VType)))) 588 val fromVsetVType = Mux(fromIntExuVsetVType.valid, fromIntExuVsetVType.bits, fromVfExuVsetVType.bits) 589 val vsetvlVType = RegEnable(fromVsetVType, 0.U.asTypeOf(new VType), fromIntExuVsetVType.valid || fromVfExuVsetVType.valid) 590 ctrlBlock.io.toDecode.vsetvlVType := vsetvlVType 591 592 val commitVType = ctrlBlock.io.robio.commitVType.vtype 593 val hasVsetvl = ctrlBlock.io.robio.commitVType.hasVsetvl 594 val vtype = VType.toVtypeStruct(Mux(hasVsetvl, vsetvlVType, commitVType.bits)).asUInt 595 596 // csr not store the value of vl, so when using difftest we assign the value of vl to debugVl 597 val debugVl_s0 = WireInit(UInt(VlData().dataWidth.W), 0.U) 598 val debugVl_s1 = WireInit(UInt(VlData().dataWidth.W), 0.U) 599 debugVl_s0 := dataPath.io.diffVl.getOrElse(0.U.asTypeOf(UInt(VlData().dataWidth.W))) 600 debugVl_s1 := RegNext(debugVl_s0) 601 csrio.vpu.set_vxsat := ctrlBlock.io.robio.csr.vxsat 602 csrio.vpu.set_vstart.valid := ctrlBlock.io.robio.csr.vstart.valid 603 csrio.vpu.set_vstart.bits := ctrlBlock.io.robio.csr.vstart.bits 604 ctrlBlock.io.toDecode.vstart := csrio.vpu.vstart 605 //Todo here need change design 606 csrio.vpu.set_vtype.valid := commitVType.valid 607 csrio.vpu.set_vtype.bits := ZeroExt(vtype, XLEN) 608 csrio.vpu.vl := ZeroExt(debugVl_s1, XLEN) 609 csrio.vpu.dirty_vs := ctrlBlock.io.robio.csr.dirty_vs 610 csrio.exception := ctrlBlock.io.robio.exception 611 csrio.robDeqPtr := ctrlBlock.io.robio.robDeqPtr 612 csrio.memExceptionVAddr := io.mem.exceptionAddr.vaddr 613 csrio.memExceptionGPAddr := io.mem.exceptionAddr.gpaddr 614 csrio.memExceptionIsForVSnonLeafPTE := io.mem.exceptionAddr.isForVSnonLeafPTE 615 csrio.externalInterrupt := RegNext(io.fromTop.externalInterrupt) 616 csrio.perf <> io.perf 617 csrio.perf.retiredInstr <> ctrlBlock.io.robio.csr.perfinfo.retiredInstr 618 csrio.perf.ctrlInfo <> ctrlBlock.io.perfInfo.ctrlInfo 619 private val fenceio = intExuBlock.io.fenceio.get 620 io.fenceio <> fenceio 621 622 // to fpExuBlock 623 fpExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush 624 for (i <- 0 until fpExuBlock.io.in.length) { 625 for (j <- 0 until fpExuBlock.io.in(i).length) { 626 val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.fp(i)(j).bits.loadDependency, io.mem.ldCancel) 627 NewPipelineConnect( 628 bypassNetwork.io.toExus.fp(i)(j), fpExuBlock.io.in(i)(j), fpExuBlock.io.in(i)(j).fire, 629 Mux( 630 bypassNetwork.io.toExus.fp(i)(j).fire, 631 bypassNetwork.io.toExus.fp(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel, 632 fpExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) 633 ), 634 Option("bypassNetwork2fpExuBlock") 635 ) 636 } 637 } 638 639 vfExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush 640 for (i <- 0 until vfExuBlock.io.in.size) { 641 for (j <- 0 until vfExuBlock.io.in(i).size) { 642 val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.vf(i)(j).bits.loadDependency, io.mem.ldCancel) 643 NewPipelineConnect( 644 bypassNetwork.io.toExus.vf(i)(j), vfExuBlock.io.in(i)(j), vfExuBlock.io.in(i)(j).fire, 645 Mux( 646 bypassNetwork.io.toExus.vf(i)(j).fire, 647 bypassNetwork.io.toExus.vf(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel, 648 vfExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) 649 ), 650 Option("bypassNetwork2vfExuBlock") 651 ) 652 653 } 654 } 655 656 intExuBlock.io.frm.foreach(_ := csrio.fpu.frm) 657 fpExuBlock.io.frm.foreach(_ := csrio.fpu.frm) 658 fpExuBlock.io.vxrm.foreach(_ := csrio.vpu.vxrm) 659 vfExuBlock.io.frm.foreach(_ := csrio.fpu.frm) 660 vfExuBlock.io.vxrm.foreach(_ := csrio.vpu.vxrm) 661 662 wbDataPath.io.flush := ctrlBlock.io.redirect 663 wbDataPath.io.fromTop.hartId := io.fromTop.hartId 664 wbDataPath.io.fromIntExu <> intExuBlock.io.out 665 wbDataPath.io.fromFpExu <> fpExuBlock.io.out 666 wbDataPath.io.fromVfExu <> vfExuBlock.io.out 667 wbDataPath.io.fromMemExu.flatten.zip(io.mem.writeBack).foreach { case (sink, source) => 668 sink.valid := source.valid 669 source.ready := sink.ready 670 sink.bits.data := VecInit(Seq.fill(sink.bits.params.wbPathNum)(source.bits.data)) 671 sink.bits.pdest := source.bits.uop.pdest 672 sink.bits.robIdx := source.bits.uop.robIdx 673 sink.bits.intWen.foreach(_ := source.bits.uop.rfWen) 674 sink.bits.fpWen.foreach(_ := source.bits.uop.fpWen) 675 sink.bits.vecWen.foreach(_ := source.bits.uop.vecWen) 676 sink.bits.v0Wen.foreach(_ := source.bits.uop.v0Wen) 677 sink.bits.vlWen.foreach(_ := source.bits.uop.vlWen) 678 sink.bits.exceptionVec.foreach(_ := source.bits.uop.exceptionVec) 679 sink.bits.flushPipe.foreach(_ := source.bits.uop.flushPipe) 680 sink.bits.replay.foreach(_ := source.bits.uop.replayInst) 681 sink.bits.debug := source.bits.debug 682 sink.bits.debugInfo := source.bits.uop.debugInfo 683 sink.bits.lqIdx.foreach(_ := source.bits.uop.lqIdx) 684 sink.bits.sqIdx.foreach(_ := source.bits.uop.sqIdx) 685 sink.bits.predecodeInfo.foreach(_ := source.bits.uop.preDecodeInfo) 686 sink.bits.vls.foreach(x => { 687 x.vdIdx := source.bits.vdIdx.get 688 x.vdIdxInField := source.bits.vdIdxInField.get 689 x.vpu := source.bits.uop.vpu 690 x.oldVdPsrc := source.bits.uop.psrc(2) 691 x.isIndexed := VlduType.isIndexed(source.bits.uop.fuOpType) 692 x.isMasked := VlduType.isMasked(source.bits.uop.fuOpType) 693 x.isStrided := VlduType.isStrided(source.bits.uop.fuOpType) 694 x.isWhole := VlduType.isWhole(source.bits.uop.fuOpType) 695 x.isVecLoad := VlduType.isVecLd(source.bits.uop.fuOpType) 696 x.isVlm := VlduType.isMasked(source.bits.uop.fuOpType) && VlduType.isVecLd(source.bits.uop.fuOpType) 697 }) 698 sink.bits.trigger.foreach(_ := source.bits.uop.trigger) 699 } 700 wbDataPath.io.fromCSR.vstart := csrio.vpu.vstart 701 702 vecExcpMod.i.fromExceptionGen := ctrlBlock.io.toVecExcpMod.excpInfo 703 vecExcpMod.i.fromRab.logicPhyRegMap := ctrlBlock.io.toVecExcpMod.logicPhyRegMap 704 vecExcpMod.i.fromRat := ctrlBlock.io.toVecExcpMod.ratOldPest 705 vecExcpMod.i.fromVprf := dataPath.io.toVecExcpMod 706 707 // to mem 708 private val memIssueParams = params.memSchdParams.get.issueBlockParams 709 private val memExuBlocksHasLDU = memIssueParams.map(_.exuBlockParams.map(x => x.hasLoadFu || x.hasHyldaFu)) 710 private val memExuBlocksHasVecLoad = memIssueParams.map(_.exuBlockParams.map(x => x.hasVLoadFu)) 711 println(s"[Backend] memExuBlocksHasLDU: $memExuBlocksHasLDU") 712 println(s"[Backend] memExuBlocksHasVecLoad: $memExuBlocksHasVecLoad") 713 714 private val toMem = Wire(bypassNetwork.io.toExus.mem.cloneType) 715 for (i <- toMem.indices) { 716 for (j <- toMem(i).indices) { 717 val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.mem(i)(j).bits.loadDependency, io.mem.ldCancel) 718 val needIssueTimeout = memExuBlocksHasLDU(i)(j) || memExuBlocksHasVecLoad(i)(j) 719 val issueTimeout = 720 if (needIssueTimeout) 721 Counter(0 until 16, toMem(i)(j).valid && !toMem(i)(j).fire, bypassNetwork.io.toExus.mem(i)(j).fire)._2 722 else 723 false.B 724 725 if (memScheduler.io.loadFinalIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) { 726 memScheduler.io.loadFinalIssueResp(i)(j).valid := issueTimeout 727 memScheduler.io.loadFinalIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType 728 memScheduler.io.loadFinalIssueResp(i)(j).bits.resp := RespType.block 729 memScheduler.io.loadFinalIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx 730 memScheduler.io.loadFinalIssueResp(i)(j).bits.uopIdx.foreach(_ := toMem(i)(j).bits.vpu.get.vuopIdx) 731 memScheduler.io.loadFinalIssueResp(i)(j).bits.sqIdx.foreach(_ := toMem(i)(j).bits.sqIdx.get) 732 memScheduler.io.loadFinalIssueResp(i)(j).bits.lqIdx.foreach(_ := toMem(i)(j).bits.lqIdx.get) 733 } 734 735 if (memScheduler.io.vecLoadFinalIssueResp(i).nonEmpty && memExuBlocksHasVecLoad(i)(j)) { 736 memScheduler.io.vecLoadFinalIssueResp(i)(j).valid := issueTimeout 737 memScheduler.io.vecLoadFinalIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType 738 memScheduler.io.vecLoadFinalIssueResp(i)(j).bits.resp := RespType.block 739 memScheduler.io.vecLoadFinalIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx 740 memScheduler.io.vecLoadFinalIssueResp(i)(j).bits.uopIdx.foreach(_ := toMem(i)(j).bits.vpu.get.vuopIdx) 741 memScheduler.io.vecLoadFinalIssueResp(i)(j).bits.sqIdx.foreach(_ := toMem(i)(j).bits.sqIdx.get) 742 memScheduler.io.vecLoadFinalIssueResp(i)(j).bits.lqIdx.foreach(_ := toMem(i)(j).bits.lqIdx.get) 743 } 744 745 NewPipelineConnect( 746 bypassNetwork.io.toExus.mem(i)(j), toMem(i)(j), toMem(i)(j).fire, 747 Mux( 748 bypassNetwork.io.toExus.mem(i)(j).fire, 749 bypassNetwork.io.toExus.mem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel, 750 toMem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || issueTimeout 751 ), 752 Option("bypassNetwork2toMemExus") 753 ) 754 755 if (memScheduler.io.memAddrIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) { 756 memScheduler.io.memAddrIssueResp(i)(j).valid := toMem(i)(j).fire && FuType.isLoad(toMem(i)(j).bits.fuType) 757 memScheduler.io.memAddrIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType 758 memScheduler.io.memAddrIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx 759 memScheduler.io.memAddrIssueResp(i)(j).bits.sqIdx.foreach(_ := toMem(i)(j).bits.sqIdx.get) 760 memScheduler.io.memAddrIssueResp(i)(j).bits.lqIdx.foreach(_ := toMem(i)(j).bits.lqIdx.get) 761 memScheduler.io.memAddrIssueResp(i)(j).bits.resp := RespType.success // for load inst, firing at toMem means issuing successfully 762 } 763 764 if (memScheduler.io.vecLoadIssueResp(i).nonEmpty && memExuBlocksHasVecLoad(i)(j)) { 765 memScheduler.io.vecLoadIssueResp(i)(j) match { 766 case resp => 767 resp.valid := toMem(i)(j).fire && VlduType.isVecLd(toMem(i)(j).bits.fuOpType) 768 resp.bits.fuType := toMem(i)(j).bits.fuType 769 resp.bits.robIdx := toMem(i)(j).bits.robIdx 770 resp.bits.uopIdx.get := toMem(i)(j).bits.vpu.get.vuopIdx 771 resp.bits.sqIdx.get := toMem(i)(j).bits.sqIdx.get 772 resp.bits.lqIdx.get := toMem(i)(j).bits.lqIdx.get 773 resp.bits.resp := RespType.success 774 } 775 if (backendParams.debugEn){ 776 dontTouch(memScheduler.io.vecLoadIssueResp(i)(j)) 777 } 778 } 779 } 780 } 781 782 io.mem.redirect := ctrlBlock.io.redirect 783 io.mem.issueUops.zip(toMem.flatten).foreach { case (sink, source) => 784 val enableMdp = Constantin.createRecord("EnableMdp", true) 785 sink.valid := source.valid 786 source.ready := sink.ready 787 sink.bits.iqIdx := source.bits.iqIdx 788 sink.bits.isFirstIssue := source.bits.isFirstIssue 789 sink.bits.uop := 0.U.asTypeOf(sink.bits.uop) 790 sink.bits.src := 0.U.asTypeOf(sink.bits.src) 791 sink.bits.src.zip(source.bits.src).foreach { case (l, r) => l := r} 792 sink.bits.uop.fuType := source.bits.fuType 793 sink.bits.uop.fuOpType := source.bits.fuOpType 794 sink.bits.uop.imm := source.bits.imm 795 sink.bits.uop.robIdx := source.bits.robIdx 796 sink.bits.uop.pdest := source.bits.pdest 797 sink.bits.uop.rfWen := source.bits.rfWen.getOrElse(false.B) 798 sink.bits.uop.fpWen := source.bits.fpWen.getOrElse(false.B) 799 sink.bits.uop.vecWen := source.bits.vecWen.getOrElse(false.B) 800 sink.bits.uop.v0Wen := source.bits.v0Wen.getOrElse(false.B) 801 sink.bits.uop.vlWen := source.bits.vlWen.getOrElse(false.B) 802 sink.bits.uop.flushPipe := source.bits.flushPipe.getOrElse(false.B) 803 sink.bits.uop.pc := source.bits.pc.getOrElse(0.U) + (source.bits.ftqOffset.getOrElse(0.U) << instOffsetBits) 804 sink.bits.uop.loadWaitBit := Mux(enableMdp, source.bits.loadWaitBit.getOrElse(false.B), false.B) 805 sink.bits.uop.waitForRobIdx := Mux(enableMdp, source.bits.waitForRobIdx.getOrElse(0.U.asTypeOf(new RobPtr)), 0.U.asTypeOf(new RobPtr)) 806 sink.bits.uop.storeSetHit := Mux(enableMdp, source.bits.storeSetHit.getOrElse(false.B), false.B) 807 sink.bits.uop.loadWaitStrict := Mux(enableMdp, source.bits.loadWaitStrict.getOrElse(false.B), false.B) 808 sink.bits.uop.ssid := Mux(enableMdp, source.bits.ssid.getOrElse(0.U(SSIDWidth.W)), 0.U(SSIDWidth.W)) 809 sink.bits.uop.lqIdx := source.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr)) 810 sink.bits.uop.sqIdx := source.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr)) 811 sink.bits.uop.ftqPtr := source.bits.ftqIdx.getOrElse(0.U.asTypeOf(new FtqPtr)) 812 sink.bits.uop.ftqOffset := source.bits.ftqOffset.getOrElse(0.U) 813 sink.bits.uop.debugInfo := source.bits.perfDebugInfo 814 sink.bits.uop.vpu := source.bits.vpu.getOrElse(0.U.asTypeOf(new VPUCtrlSignals)) 815 sink.bits.uop.preDecodeInfo := source.bits.preDecode.getOrElse(0.U.asTypeOf(new PreDecodeInfo)) 816 sink.bits.uop.numLsElem := source.bits.numLsElem.getOrElse(0.U) // Todo: remove this bundle, keep only the one below 817 sink.bits.flowNum.foreach(_ := source.bits.numLsElem.get) 818 } 819 io.mem.loadFastMatch := memScheduler.io.toMem.get.loadFastMatch.map(_.fastMatch) 820 io.mem.loadFastImm := memScheduler.io.toMem.get.loadFastMatch.map(_.fastImm) 821 io.mem.tlbCsr := csrio.tlb 822 io.mem.csrCtrl := csrio.customCtrl 823 io.mem.sfence := fenceio.sfence 824 io.mem.isStoreException := CommitType.lsInstIsStore(ctrlBlock.io.robio.exception.bits.commitType) 825 io.mem.isVlsException := ctrlBlock.io.robio.exception.bits.vls 826 827 io.mem.storePcRead.zipWithIndex.foreach { case (storePcRead, i) => 828 storePcRead := ctrlBlock.io.memStPcRead(i).data 829 ctrlBlock.io.memStPcRead(i).valid := io.mem.issueSta(i).valid 830 ctrlBlock.io.memStPcRead(i).ptr := io.mem.issueSta(i).bits.uop.ftqPtr 831 ctrlBlock.io.memStPcRead(i).offset := io.mem.issueSta(i).bits.uop.ftqOffset 832 } 833 834 io.mem.hyuPcRead.zipWithIndex.foreach( { case (hyuPcRead, i) => 835 hyuPcRead := ctrlBlock.io.memHyPcRead(i).data 836 ctrlBlock.io.memHyPcRead(i).valid := io.mem.issueHylda(i).valid 837 ctrlBlock.io.memHyPcRead(i).ptr := io.mem.issueHylda(i).bits.uop.ftqPtr 838 ctrlBlock.io.memHyPcRead(i).offset := io.mem.issueHylda(i).bits.uop.ftqOffset 839 }) 840 841 ctrlBlock.io.robio.robHeadLsIssue := io.mem.issueUops.map(deq => deq.fire && deq.bits.uop.robIdx === ctrlBlock.io.robio.robDeqPtr).reduce(_ || _) 842 843 // mem io 844 io.mem.robLsqIO <> ctrlBlock.io.robio.lsq 845 io.mem.storeDebugInfo <> ctrlBlock.io.robio.storeDebugInfo 846 847 io.frontendSfence := fenceio.sfence 848 io.frontendTlbCsr := csrio.tlb 849 io.frontendCsrCtrl := csrio.customCtrl 850 851 io.tlb <> csrio.tlb 852 853 io.csrCustomCtrl := csrio.customCtrl 854 855 io.toTop.cpuHalted := ctrlBlock.io.toTop.cpuHalt 856 857 io.traceCoreInterface <> ctrlBlock.io.traceCoreInterface 858 859 io.debugTopDown.fromRob := ctrlBlock.io.debugTopDown.fromRob 860 ctrlBlock.io.debugTopDown.fromCore := io.debugTopDown.fromCore 861 862 io.debugRolling := ctrlBlock.io.debugRolling 863 864 io.topDownInfo.noUopsIssued := RegNext(dataPath.io.topDownInfo.noUopsIssued) 865 866 if(backendParams.debugEn) { 867 dontTouch(memScheduler.io) 868 dontTouch(dataPath.io.toMemExu) 869 dontTouch(wbDataPath.io.fromMemExu) 870 } 871 872 // reset tree 873 if (p(DebugOptionsKey).ResetGen) { 874 val rightResetTree = ResetGenNode(Seq( 875 ModuleNode(dataPath), 876 ModuleNode(intExuBlock), 877 ModuleNode(fpExuBlock), 878 ModuleNode(vfExuBlock), 879 ModuleNode(bypassNetwork), 880 ModuleNode(wbDataPath) 881 )) 882 val leftResetTree = ResetGenNode(Seq( 883 ModuleNode(intScheduler), 884 ModuleNode(fpScheduler), 885 ModuleNode(vfScheduler), 886 ModuleNode(memScheduler), 887 ModuleNode(og2ForVector), 888 ModuleNode(wbFuBusyTable), 889 ResetGenNode(Seq( 890 ModuleNode(ctrlBlock), 891 // ResetGenNode(Seq( 892 CellNode(io.frontendReset) 893 // )) 894 )) 895 )) 896 ResetGen(leftResetTree, reset, sim = false) 897 ResetGen(rightResetTree, reset, sim = false) 898 } else { 899 io.frontendReset := DontCare 900 } 901 902 // perf events 903 val pfevent = Module(new PFEvent) 904 pfevent.io.distribute_csr := RegNext(csrio.customCtrl.distribute_csr) 905 val csrevents = pfevent.io.hpmevent.slice(8,16) 906 907 val ctrlBlockPerf = ctrlBlock.getPerfEvents 908 val intSchedulerPerf = intScheduler.asInstanceOf[SchedulerArithImp].getPerfEvents 909 val fpSchedulerPerf = fpScheduler.asInstanceOf[SchedulerArithImp].getPerfEvents 910 val vecSchedulerPerf = vfScheduler.asInstanceOf[SchedulerArithImp].getPerfEvents 911 val memSchedulerPerf = memScheduler.asInstanceOf[SchedulerMemImp].getPerfEvents 912 val dataPathPerf = dataPath.getPerfEvents 913 914 val perfBackend = Seq() 915 // let index = 0 be no event 916 val allPerfEvents = Seq(("noEvent", 0.U)) ++ ctrlBlockPerf ++ dataPathPerf ++ 917 intSchedulerPerf ++ fpSchedulerPerf ++ vecSchedulerPerf ++ memSchedulerPerf ++ perfBackend 918 919 920 if (printEventCoding) { 921 for (((name, inc), i) <- allPerfEvents.zipWithIndex) { 922 println("backend perfEvents Set", name, inc, i) 923 } 924 } 925 926 val allPerfInc = allPerfEvents.map(_._2.asTypeOf(new PerfEvent)) 927 val perfEvents = HPerfMonitor(csrevents, allPerfInc).getPerfEvents 928 csrio.perf.perfEventsBackend := VecInit(perfEvents.map(_._2.asTypeOf(new PerfEvent))) 929 930 val ctrlBlockError = ctrlBlock.getCriticalErrors 931 val intExuBlockError = intExuBlock.getCriticalErrors 932 val criticalErrors = ctrlBlockError ++ intExuBlockError 933 934 if (printCriticalError) { 935 for (((name, error), _) <- criticalErrors.zipWithIndex) { 936 XSError(error, s"critical error: $name \n") 937 } 938 } 939 940 // expand to collect frontend/memblock/L2 critical errors 941 backendCriticalError := criticalErrors.map(_._2).reduce(_ || _) 942 943 io.toTop.cpuCriticalError := csrio.criticalErrorState 944} 945 946class BackendMemIO(implicit p: Parameters, params: BackendParams) extends XSBundle { 947 // Since fast load replay always use load unit 0, Backend flips two load port to avoid conflicts 948 val flippedLda = true 949 // params alias 950 private val LoadQueueSize = VirtualLoadQueueSize 951 // In/Out // Todo: split it into one-direction bundle 952 val lsqEnqIO = Flipped(new LsqEnqIO) 953 val robLsqIO = new RobLsqIO 954 val ldaIqFeedback = Vec(params.LduCnt, Flipped(new MemRSFeedbackIO)) 955 val staIqFeedback = Vec(params.StaCnt, Flipped(new MemRSFeedbackIO)) 956 val hyuIqFeedback = Vec(params.HyuCnt, Flipped(new MemRSFeedbackIO)) 957 val vstuIqFeedback = Flipped(Vec(params.VstuCnt, new MemRSFeedbackIO(isVector = true))) 958 val vlduIqFeedback = Flipped(Vec(params.VlduCnt, new MemRSFeedbackIO(isVector = true))) 959 val ldCancel = Vec(params.LdExuCnt, Input(new LoadCancelIO)) 960 val wakeup = Vec(params.LdExuCnt, Flipped(Valid(new DynInst))) 961 val storePcRead = Vec(params.StaCnt, Output(UInt(VAddrBits.W))) 962 val hyuPcRead = Vec(params.HyuCnt, Output(UInt(VAddrBits.W))) 963 // Input 964 val writebackLda = Vec(params.LduCnt, Flipped(DecoupledIO(new MemExuOutput))) 965 val writebackSta = Vec(params.StaCnt, Flipped(DecoupledIO(new MemExuOutput))) 966 val writebackStd = Vec(params.StdCnt, Flipped(DecoupledIO(new MemExuOutput))) 967 val writebackHyuLda = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput))) 968 val writebackHyuSta = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput))) 969 val writebackVldu = Vec(params.VlduCnt, Flipped(DecoupledIO(new MemExuOutput(true)))) 970 971 val s3_delayed_load_error = Input(Vec(LoadPipelineWidth, Bool())) 972 val stIn = Input(Vec(params.StaExuCnt, ValidIO(new DynInst()))) 973 val memoryViolation = Flipped(ValidIO(new Redirect)) 974 val exceptionAddr = Input(new Bundle { 975 val vaddr = UInt(XLEN.W) 976 val gpaddr = UInt(XLEN.W) 977 val isForVSnonLeafPTE = Bool() 978 }) 979 val sqDeq = Input(UInt(log2Ceil(EnsbufferWidth + 1).W)) 980 val lqDeq = Input(UInt(log2Up(CommitWidth + 1).W)) 981 val sqDeqPtr = Input(new SqPtr) 982 val lqDeqPtr = Input(new LqPtr) 983 984 val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W)) 985 val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W)) 986 987 val lqCanAccept = Input(Bool()) 988 val sqCanAccept = Input(Bool()) 989 990 val otherFastWakeup = Flipped(Vec(params.LduCnt + params.HyuCnt, ValidIO(new DynInst))) 991 val stIssuePtr = Input(new SqPtr()) 992 993 val debugLS = Flipped(Output(new DebugLSIO)) 994 995 val lsTopdownInfo = Vec(params.LduCnt + params.HyuCnt, Flipped(Output(new LsTopdownInfo))) 996 // Output 997 val redirect = ValidIO(new Redirect) // rob flush MemBlock 998 val issueLda = MixedVec(Seq.fill(params.LduCnt)(DecoupledIO(new MemExuInput()))) 999 val issueSta = MixedVec(Seq.fill(params.StaCnt)(DecoupledIO(new MemExuInput()))) 1000 val issueStd = MixedVec(Seq.fill(params.StdCnt)(DecoupledIO(new MemExuInput()))) 1001 val issueHylda = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput()))) 1002 val issueHysta = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput()))) 1003 val issueVldu = MixedVec(Seq.fill(params.VlduCnt)(DecoupledIO(new MemExuInput(true)))) 1004 1005 val loadFastMatch = Vec(params.LduCnt, Output(UInt(params.LduCnt.W))) 1006 val loadFastImm = Vec(params.LduCnt, Output(UInt(12.W))) // Imm_I 1007 1008 val tlbCsr = Output(new TlbCsrBundle) 1009 val csrCtrl = Output(new CustomCSRCtrlIO) 1010 val sfence = Output(new SfenceBundle) 1011 val isStoreException = Output(Bool()) 1012 val isVlsException = Output(Bool()) 1013 1014 // ATTENTION: The issue ports' sequence order should be the same as IQs' deq config 1015 private [backend] def issueUops: Seq[DecoupledIO[MemExuInput]] = { 1016 issueSta ++ 1017 issueHylda ++ issueHysta ++ 1018 issueLda ++ 1019 issueVldu ++ 1020 issueStd 1021 }.toSeq 1022 1023 // ATTENTION: The writeback ports' sequence order should be the same as IQs' deq config 1024 private [backend] def writeBack: Seq[DecoupledIO[MemExuOutput]] = { 1025 writebackSta ++ 1026 writebackHyuLda ++ writebackHyuSta ++ 1027 writebackLda ++ 1028 writebackVldu ++ 1029 writebackStd 1030 } 1031 1032 // store event difftest information 1033 val storeDebugInfo = Vec(EnsbufferWidth, new Bundle { 1034 val robidx = Input(new RobPtr) 1035 val pc = Output(UInt(VAddrBits.W)) 1036 }) 1037} 1038 1039class TopToBackendBundle(implicit p: Parameters) extends XSBundle { 1040 val hartId = Output(UInt(hartIdLen.W)) 1041 val externalInterrupt = Output(new ExternalInterruptIO) 1042 val msiInfo = Output(ValidIO(new MsiInfoBundle)) 1043 val clintTime = Output(ValidIO(UInt(64.W))) 1044 val l2FlushDone = Output(Bool()) 1045} 1046 1047class BackendToTopBundle extends Bundle { 1048 val cpuHalted = Output(Bool()) 1049 val cpuCriticalError = Output(Bool()) 1050} 1051 1052class BackendIO(implicit p: Parameters, params: BackendParams) extends XSBundle with HasSoCParameter { 1053 val fromTop = Flipped(new TopToBackendBundle) 1054 1055 val toTop = new BackendToTopBundle 1056 1057 val traceCoreInterface = new TraceCoreInterface(hasOffset = true) 1058 val fenceio = new FenceIO 1059 // Todo: merge these bundles into BackendFrontendIO 1060 val frontend = Flipped(new FrontendToCtrlIO) 1061 val frontendSfence = Output(new SfenceBundle) 1062 val frontendCsrCtrl = Output(new CustomCSRCtrlIO) 1063 val frontendTlbCsr = Output(new TlbCsrBundle) 1064 val frontendReset = Output(Reset()) 1065 1066 val mem = new BackendMemIO 1067 1068 val perf = Input(new PerfCounterIO) 1069 1070 val tlb = Output(new TlbCsrBundle) 1071 1072 val csrCustomCtrl = Output(new CustomCSRCtrlIO) 1073 1074 val debugTopDown = new Bundle { 1075 val fromRob = new RobCoreTopDownIO 1076 val fromCore = new CoreDispatchTopDownIO 1077 } 1078 val debugRolling = new RobDebugRollingIO 1079 val topDownInfo = new TopDownInfo 1080} 1081