1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.backend 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 23import utility.{Constantin, ZeroExt} 24import xiangshan._ 25import xiangshan.backend.Bundles.{DynInst, IssueQueueIQWakeUpBundle, LoadShouldCancel, MemExuInput, MemExuOutput, VPUCtrlSignals} 26import xiangshan.backend.ctrlblock.{DebugLSIO, LsTopdownInfo} 27import xiangshan.backend.datapath.DataConfig.{IntData, VecData} 28import xiangshan.backend.datapath.RdConfig.{IntRD, VfRD} 29import xiangshan.backend.datapath.WbConfig._ 30import xiangshan.backend.datapath._ 31import xiangshan.backend.dispatch.CoreDispatchTopDownIO 32import xiangshan.backend.exu.ExuBlock 33import xiangshan.backend.fu.vector.Bundles.{VConfig, VType} 34import xiangshan.backend.fu.{FenceIO, FenceToSbuffer, FuConfig, FuType, PerfCounterIO} 35import xiangshan.backend.issue.EntryBundles._ 36import xiangshan.backend.issue.{CancelNetwork, Scheduler, SchedulerImpBase} 37import xiangshan.backend.rob.{RobCoreTopDownIO, RobDebugRollingIO, RobLsqIO, RobPtr} 38import xiangshan.frontend.{FtqPtr, FtqRead, PreDecodeInfo} 39import xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr} 40import scala.collection.mutable 41 42class Backend(val params: BackendParams)(implicit p: Parameters) extends LazyModule 43 with HasXSParameter { 44 45 override def shouldBeInlined: Boolean = false 46 47 /* Only update the idx in mem-scheduler here 48 * Idx in other schedulers can be updated the same way if needed 49 * 50 * Also note that we filter out the 'stData issue-queues' when counting 51 */ 52 for ((ibp, idx) <- params.memSchdParams.get.issueBlockParams.filter(iq => iq.StdCnt == 0).zipWithIndex) { 53 ibp.updateIdx(idx) 54 } 55 56 println(params.iqWakeUpParams) 57 58 for ((schdCfg, i) <- params.allSchdParams.zipWithIndex) { 59 schdCfg.bindBackendParam(params) 60 } 61 62 for ((iqCfg, i) <- params.allIssueParams.zipWithIndex) { 63 iqCfg.bindBackendParam(params) 64 } 65 66 for ((exuCfg, i) <- params.allExuParams.zipWithIndex) { 67 exuCfg.bindBackendParam(params) 68 exuCfg.updateIQWakeUpConfigs(params.iqWakeUpParams) 69 exuCfg.updateExuIdx(i) 70 } 71 72 println("[Backend] ExuConfigs:") 73 for (exuCfg <- params.allExuParams) { 74 val fuConfigs = exuCfg.fuConfigs 75 val wbPortConfigs = exuCfg.wbPortConfigs 76 val immType = exuCfg.immType 77 78 println("[Backend] " + 79 s"${exuCfg.name}: " + 80 (if (exuCfg.fakeUnit) "fake, " else "") + 81 (if (exuCfg.hasLoadFu || exuCfg.hasHyldaFu) s"LdExuIdx(${backendParams.getLdExuIdx(exuCfg)})" else "") + 82 s"${fuConfigs.map(_.name).mkString("fu(s): {", ",", "}")}, " + 83 s"${wbPortConfigs.mkString("wb: {", ",", "}")}, " + 84 s"${immType.map(SelImm.mkString(_)).mkString("imm: {", ",", "}")}, " + 85 s"latMax(${exuCfg.latencyValMax}), ${exuCfg.fuLatancySet.mkString("lat: {", ",", "}")}, " + 86 s"srcReg(${exuCfg.numRegSrc})" 87 ) 88 require( 89 wbPortConfigs.collectFirst { case x: IntWB => x }.nonEmpty == 90 fuConfigs.map(_.writeIntRf).reduce(_ || _), 91 s"${exuCfg.name} int wb port has no priority" 92 ) 93 require( 94 wbPortConfigs.collectFirst { case x: VfWB => x }.nonEmpty == 95 fuConfigs.map(x => x.writeFpRf || x.writeVecRf).reduce(_ || _), 96 s"${exuCfg.name} vec wb port has no priority" 97 ) 98 } 99 100 println(s"[Backend] all fu configs") 101 for (cfg <- FuConfig.allConfigs) { 102 println(s"[Backend] $cfg") 103 } 104 105 println(s"[Backend] Int RdConfigs: ExuName(Priority)") 106 for ((port, seq) <- params.getRdPortParams(IntData())) { 107 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 108 } 109 110 println(s"[Backend] Int WbConfigs: ExuName(Priority)") 111 for ((port, seq) <- params.getWbPortParams(IntData())) { 112 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 113 } 114 115 println(s"[Backend] Vf RdConfigs: ExuName(Priority)") 116 for ((port, seq) <- params.getRdPortParams(VecData())) { 117 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 118 } 119 120 println(s"[Backend] Vf WbConfigs: ExuName(Priority)") 121 for ((port, seq) <- params.getWbPortParams(VecData())) { 122 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 123 } 124 125 println(s"[Backend] Dispatch Configs:") 126 println(s"[Backend] Load IQ enq width(${params.numLoadDp}), Store IQ enq width(${params.numStoreDp})") 127 println(s"[Backend] Load DP width(${LSQLdEnqWidth}), Store DP width(${LSQStEnqWidth})") 128 129 params.updateCopyPdestInfo 130 println(s"[Backend] copyPdestInfo ${params.copyPdestInfo}") 131 params.allExuParams.map(_.copyNum) 132 val ctrlBlock = LazyModule(new CtrlBlock(params)) 133 val pcTargetMem = LazyModule(new PcTargetMem(params)) 134 val intScheduler = params.intSchdParams.map(x => LazyModule(new Scheduler(x))) 135 val vfScheduler = params.vfSchdParams.map(x => LazyModule(new Scheduler(x))) 136 val memScheduler = params.memSchdParams.map(x => LazyModule(new Scheduler(x))) 137 val dataPath = LazyModule(new DataPath(params)) 138 val intExuBlock = params.intSchdParams.map(x => LazyModule(new ExuBlock(x))) 139 val vfExuBlock = params.vfSchdParams.map(x => LazyModule(new ExuBlock(x))) 140 val wbFuBusyTable = LazyModule(new WbFuBusyTable(params)) 141 142 lazy val module = new BackendImp(this) 143} 144 145class BackendImp(override val wrapper: Backend)(implicit p: Parameters) extends LazyModuleImp(wrapper) 146 with HasXSParameter { 147 implicit private val params = wrapper.params 148 149 val io = IO(new BackendIO()(p, wrapper.params)) 150 151 private val ctrlBlock = wrapper.ctrlBlock.module 152 private val pcTargetMem = wrapper.pcTargetMem.module 153 private val intScheduler: SchedulerImpBase = wrapper.intScheduler.get.module 154 private val vfScheduler = wrapper.vfScheduler.get.module 155 private val memScheduler = wrapper.memScheduler.get.module 156 private val dataPath = wrapper.dataPath.module 157 private val intExuBlock = wrapper.intExuBlock.get.module 158 private val vfExuBlock = wrapper.vfExuBlock.get.module 159 private val bypassNetwork = Module(new BypassNetwork) 160 private val wbDataPath = Module(new WbDataPath(params)) 161 private val wbFuBusyTable = wrapper.wbFuBusyTable.module 162 163 private val iqWakeUpMappedBundle: Map[Int, ValidIO[IssueQueueIQWakeUpBundle]] = ( 164 intScheduler.io.toSchedulers.wakeupVec ++ 165 vfScheduler.io.toSchedulers.wakeupVec ++ 166 memScheduler.io.toSchedulers.wakeupVec 167 ).map(x => (x.bits.exuIdx, x)).toMap 168 169 println(s"[Backend] iq wake up keys: ${iqWakeUpMappedBundle.keys}") 170 171 wbFuBusyTable.io.in.intSchdBusyTable := intScheduler.io.wbFuBusyTable 172 wbFuBusyTable.io.in.vfSchdBusyTable := vfScheduler.io.wbFuBusyTable 173 wbFuBusyTable.io.in.memSchdBusyTable := memScheduler.io.wbFuBusyTable 174 intScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.intRespRead 175 vfScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.vfRespRead 176 memScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.memRespRead 177 dataPath.io.wbConfictRead := wbFuBusyTable.io.out.wbConflictRead 178 179 private val og1CancelOH: UInt = dataPath.io.og1CancelOH 180 private val og0CancelOH: UInt = dataPath.io.og0CancelOH 181 private val cancelToBusyTable = dataPath.io.cancelToBusyTable 182 183 ctrlBlock.io.IQValidNumVec := intScheduler.io.IQValidNumVec 184 ctrlBlock.io.fromTop.hartId := io.fromTop.hartId 185 ctrlBlock.io.frontend <> io.frontend 186 ctrlBlock.io.fromWB.wbData <> wbDataPath.io.toCtrlBlock.writeback 187 ctrlBlock.io.fromMem.stIn <> io.mem.stIn 188 ctrlBlock.io.fromMem.violation <> io.mem.memoryViolation 189 ctrlBlock.io.lqCanAccept := io.mem.lqCanAccept 190 ctrlBlock.io.sqCanAccept := io.mem.sqCanAccept 191 ctrlBlock.io.csrCtrl <> intExuBlock.io.csrio.get.customCtrl 192 ctrlBlock.io.robio.csr.intrBitSet := intExuBlock.io.csrio.get.interrupt 193 ctrlBlock.io.robio.csr.trapTarget := intExuBlock.io.csrio.get.trapTarget 194 ctrlBlock.io.robio.csr.isXRet := intExuBlock.io.csrio.get.isXRet 195 ctrlBlock.io.robio.csr.wfiEvent := intExuBlock.io.csrio.get.wfi_event 196 ctrlBlock.io.robio.lsq <> io.mem.robLsqIO 197 ctrlBlock.io.robio.lsTopdownInfo <> io.mem.lsTopdownInfo 198 ctrlBlock.io.robio.debug_ls <> io.mem.debugLS 199 ctrlBlock.perfinfo := DontCare // TODO: Implement backend hpm 200 ctrlBlock.io.debugEnqLsq.canAccept := io.mem.lsqEnqIO.canAccept 201 ctrlBlock.io.debugEnqLsq.resp := io.mem.lsqEnqIO.resp 202 ctrlBlock.io.debugEnqLsq.req := memScheduler.io.memIO.get.lsqEnqIO.req 203 ctrlBlock.io.debugEnqLsq.needAlloc := memScheduler.io.memIO.get.lsqEnqIO.needAlloc 204 205 intScheduler.io.fromTop.hartId := io.fromTop.hartId 206 intScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 207 intScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs 208 intScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.intUops 209 intScheduler.io.intWriteBack := wbDataPath.io.toIntPreg 210 intScheduler.io.vfWriteBack := 0.U.asTypeOf(intScheduler.io.vfWriteBack) 211 intScheduler.io.fromDataPath.resp := dataPath.io.toIntIQ 212 intScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) } 213 intScheduler.io.fromDataPath.og0Cancel := og0CancelOH 214 intScheduler.io.fromDataPath.og1Cancel := og1CancelOH 215 intScheduler.io.ldCancel := io.mem.ldCancel 216 intScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable 217 218 memScheduler.io.fromTop.hartId := io.fromTop.hartId 219 memScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 220 memScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs 221 memScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.memUops 222 memScheduler.io.intWriteBack := wbDataPath.io.toIntPreg 223 memScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg 224 memScheduler.io.fromMem.get.scommit := io.mem.sqDeq 225 memScheduler.io.fromMem.get.lcommit := io.mem.lqDeq 226 memScheduler.io.fromMem.get.wakeup := io.mem.wakeup 227 memScheduler.io.fromMem.get.sqDeqPtr := io.mem.sqDeqPtr 228 memScheduler.io.fromMem.get.lqDeqPtr := io.mem.lqDeqPtr 229 memScheduler.io.fromMem.get.sqCancelCnt := io.mem.sqCancelCnt 230 memScheduler.io.fromMem.get.lqCancelCnt := io.mem.lqCancelCnt 231 memScheduler.io.fromMem.get.stIssuePtr := io.mem.stIssuePtr 232 require(memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.length == io.mem.stIn.length) 233 memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.zip(io.mem.stIn).foreach { case (sink, source) => 234 sink.valid := source.valid 235 sink.bits := source.bits.robIdx 236 } 237 memScheduler.io.fromMem.get.memWaitUpdateReq.sqIdx := DontCare // TODO 238 memScheduler.io.fromDataPath.resp := dataPath.io.toMemIQ 239 memScheduler.io.fromMem.get.ldaFeedback := io.mem.ldaIqFeedback 240 memScheduler.io.fromMem.get.staFeedback := io.mem.staIqFeedback 241 memScheduler.io.fromMem.get.hyuFeedback := io.mem.hyuIqFeedback 242 memScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) } 243 memScheduler.io.fromDataPath.og0Cancel := og0CancelOH 244 memScheduler.io.fromDataPath.og1Cancel := og1CancelOH 245 memScheduler.io.ldCancel := io.mem.ldCancel 246 memScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable 247 248 vfScheduler.io.fromTop.hartId := io.fromTop.hartId 249 vfScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 250 vfScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs 251 vfScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.vfUops 252 vfScheduler.io.intWriteBack := 0.U.asTypeOf(vfScheduler.io.intWriteBack) 253 vfScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg 254 vfScheduler.io.fromDataPath.resp := dataPath.io.toVfIQ 255 vfScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) } 256 vfScheduler.io.fromDataPath.og0Cancel := og0CancelOH 257 vfScheduler.io.fromDataPath.og1Cancel := og1CancelOH 258 vfScheduler.io.ldCancel := io.mem.ldCancel 259 vfScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable 260 261 dataPath.io.hartId := io.fromTop.hartId 262 dataPath.io.flush := ctrlBlock.io.toDataPath.flush 263 264 dataPath.io.fromIntIQ <> intScheduler.io.toDataPathAfterDelay 265 dataPath.io.fromVfIQ <> vfScheduler.io.toDataPathAfterDelay 266 dataPath.io.fromMemIQ <> memScheduler.io.toDataPathAfterDelay 267 268 dataPath.io.ldCancel := io.mem.ldCancel 269 270 println(s"[Backend] wbDataPath.io.toIntPreg: ${wbDataPath.io.toIntPreg.size}, dataPath.io.fromIntWb: ${dataPath.io.fromIntWb.size}") 271 println(s"[Backend] wbDataPath.io.toVfPreg: ${wbDataPath.io.toVfPreg.size}, dataPath.io.fromFpWb: ${dataPath.io.fromVfWb.size}") 272 dataPath.io.fromIntWb := wbDataPath.io.toIntPreg 273 dataPath.io.fromVfWb := wbDataPath.io.toVfPreg 274 dataPath.io.debugIntRat .foreach(_ := ctrlBlock.io.debug_int_rat.get) 275 dataPath.io.debugFpRat .foreach(_ := ctrlBlock.io.debug_fp_rat.get) 276 dataPath.io.debugVecRat .foreach(_ := ctrlBlock.io.debug_vec_rat.get) 277 dataPath.io.debugVconfigRat.foreach(_ := ctrlBlock.io.debug_vconfig_rat.get) 278 279 bypassNetwork.io.fromDataPath.int <> dataPath.io.toIntExu 280 bypassNetwork.io.fromDataPath.vf <> dataPath.io.toFpExu 281 bypassNetwork.io.fromDataPath.mem <> dataPath.io.toMemExu 282 bypassNetwork.io.fromDataPath.immInfo := dataPath.io.og1ImmInfo 283 bypassNetwork.io.fromExus.connectExuOutput(_.int)(intExuBlock.io.out) 284 bypassNetwork.io.fromExus.connectExuOutput(_.vf)(vfExuBlock.io.out) 285 286 require(bypassNetwork.io.fromExus.mem.flatten.size == io.mem.writeBack.size, 287 s"bypassNetwork.io.fromExus.mem.flatten.size(${bypassNetwork.io.fromExus.mem.flatten.size}: ${bypassNetwork.io.fromExus.mem.map(_.size)}, " + 288 s"io.mem.writeback(${io.mem.writeBack.size})" 289 ) 290 bypassNetwork.io.fromExus.mem.flatten.zip(io.mem.writeBack).foreach { case (sink, source) => 291 sink.valid := source.valid 292 sink.bits.pdest := source.bits.uop.pdest 293 sink.bits.data := source.bits.data 294 } 295 296 297 intExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush 298 for (i <- 0 until intExuBlock.io.in.length) { 299 for (j <- 0 until intExuBlock.io.in(i).length) { 300 val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.int(i)(j).bits.loadDependency, io.mem.ldCancel) 301 NewPipelineConnect( 302 bypassNetwork.io.toExus.int(i)(j), intExuBlock.io.in(i)(j), intExuBlock.io.in(i)(j).fire, 303 Mux( 304 bypassNetwork.io.toExus.int(i)(j).fire, 305 bypassNetwork.io.toExus.int(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel, 306 intExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) 307 ), 308 Option("intExuBlock2bypassNetwork") 309 ) 310 } 311 } 312 313 pcTargetMem.io.fromFrontendFtq := io.frontend.fromFtq 314 pcTargetMem.io.toDataPath <> dataPath.io.fromPcTargetMem 315 316 private val csrio = intExuBlock.io.csrio.get 317 csrio.hartId := io.fromTop.hartId 318 csrio.fpu.fflags := ctrlBlock.io.robio.csr.fflags 319 csrio.fpu.isIllegal := false.B // Todo: remove it 320 csrio.fpu.dirty_fs := ctrlBlock.io.robio.csr.dirty_fs 321 csrio.vpu <> 0.U.asTypeOf(csrio.vpu) // Todo 322 323 val debugVconfig = dataPath.io.debugVconfig match { 324 case Some(x) => dataPath.io.debugVconfig.get.asTypeOf(new VConfig) 325 case None => 0.U.asTypeOf(new VConfig) 326 } 327 val debugVtype = VType.toVtypeStruct(debugVconfig.vtype).asUInt 328 val debugVl = debugVconfig.vl 329 csrio.vpu.set_vxsat := ctrlBlock.io.robio.csr.vxsat 330 csrio.vpu.set_vstart.valid := ctrlBlock.io.robio.csr.vstart.valid 331 csrio.vpu.set_vstart.bits := ctrlBlock.io.robio.csr.vstart.bits 332 csrio.vpu.set_vtype.valid := ctrlBlock.io.robio.csr.vcsrFlag 333 //Todo here need change design 334 csrio.vpu.set_vtype.bits := ZeroExt(debugVtype, XLEN) 335 csrio.vpu.set_vl.valid := ctrlBlock.io.robio.csr.vcsrFlag 336 csrio.vpu.set_vl.bits := ZeroExt(debugVl, XLEN) 337 csrio.exception := ctrlBlock.io.robio.exception 338 csrio.memExceptionVAddr := io.mem.exceptionAddr.vaddr 339 csrio.memExceptionGPAddr := io.mem.exceptionAddr.gpaddr 340 csrio.externalInterrupt := io.fromTop.externalInterrupt 341 csrio.distributedUpdate(0) := io.mem.csrDistributedUpdate 342 csrio.distributedUpdate(1) := io.frontendCsrDistributedUpdate 343 csrio.perf <> io.perf 344 csrio.perf.retiredInstr <> ctrlBlock.io.robio.csr.perfinfo.retiredInstr 345 csrio.perf.ctrlInfo <> ctrlBlock.io.perfInfo.ctrlInfo 346 csrio.perf.perfEventsCtrl <> ctrlBlock.getPerf 347 private val fenceio = intExuBlock.io.fenceio.get 348 io.fenceio <> fenceio 349 fenceio.disableSfence := csrio.disableSfence 350 fenceio.disableHfenceg := csrio.disableHfenceg 351 fenceio.disableHfencev := csrio.disableHfencev 352 fenceio.virtMode := csrio.customCtrl.virtMode 353 354 vfExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush 355 for (i <- 0 until vfExuBlock.io.in.size) { 356 for (j <- 0 until vfExuBlock.io.in(i).size) { 357 val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.vf(i)(j).bits.loadDependency, io.mem.ldCancel) 358 NewPipelineConnect( 359 bypassNetwork.io.toExus.vf(i)(j), vfExuBlock.io.in(i)(j), vfExuBlock.io.in(i)(j).fire, 360 Mux( 361 bypassNetwork.io.toExus.vf(i)(j).fire, 362 bypassNetwork.io.toExus.vf(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel, 363 vfExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) 364 ), 365 Option("vfExuBlock2bypassNetwork") 366 ) 367 368 vfExuBlock.io.in(i)(j).bits.vpu.foreach(_.vstart := csrio.vpu.vstart) 369 } 370 } 371 372 intExuBlock.io.frm.foreach(_ := csrio.fpu.frm) 373 vfExuBlock.io.frm.foreach(_ := csrio.fpu.frm) 374 vfExuBlock.io.vxrm.foreach(_ := csrio.vpu.vxrm) 375 376 wbDataPath.io.flush := ctrlBlock.io.redirect 377 wbDataPath.io.fromTop.hartId := io.fromTop.hartId 378 wbDataPath.io.fromIntExu <> intExuBlock.io.out 379 wbDataPath.io.fromVfExu <> vfExuBlock.io.out 380 wbDataPath.io.fromMemExu.flatten.zip(io.mem.writeBack).foreach { case (sink, source) => 381 sink.valid := source.valid 382 source.ready := sink.ready 383 sink.bits.data := source.bits.data 384 sink.bits.pdest := source.bits.uop.pdest 385 sink.bits.robIdx := source.bits.uop.robIdx 386 sink.bits.intWen.foreach(_ := source.bits.uop.rfWen) 387 sink.bits.fpWen.foreach(_ := source.bits.uop.fpWen) 388 sink.bits.vecWen.foreach(_ := source.bits.uop.vecWen) 389 sink.bits.exceptionVec.foreach(_ := source.bits.uop.exceptionVec) 390 sink.bits.flushPipe.foreach(_ := source.bits.uop.flushPipe) 391 sink.bits.replay.foreach(_ := source.bits.uop.replayInst) 392 sink.bits.debug := source.bits.debug 393 sink.bits.debugInfo := source.bits.uop.debugInfo 394 sink.bits.lqIdx.foreach(_ := source.bits.uop.lqIdx) 395 sink.bits.sqIdx.foreach(_ := source.bits.uop.sqIdx) 396 sink.bits.predecodeInfo.foreach(_ := source.bits.uop.preDecodeInfo) 397 sink.bits.vls.foreach(x => { 398 x.vdIdx := source.bits.vdIdx.get 399 x.vdIdxInField := source.bits.vdIdxInField.get 400 x.vpu := source.bits.uop.vpu 401 x.oldVdPsrc := source.bits.uop.psrc(2) 402 x.isIndexed := VlduType.isIndexed(source.bits.uop.fuOpType) 403 x.isMasked := VlduType.isMasked(source.bits.uop.fuOpType) 404 }) 405 sink.bits.trigger.foreach(_ := source.bits.uop.trigger) 406 } 407 408 // to mem 409 private val memIssueParams = params.memSchdParams.get.issueBlockParams 410 private val memExuBlocksHasLDU = memIssueParams.map(_.exuBlockParams.map(x => x.hasLoadFu || x.hasHyldaFu)) 411 println(s"[Backend] memExuBlocksHasLDU: $memExuBlocksHasLDU") 412 413 private val toMem = Wire(bypassNetwork.io.toExus.mem.cloneType) 414 for (i <- toMem.indices) { 415 for (j <- toMem(i).indices) { 416 val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.mem(i)(j).bits.loadDependency, io.mem.ldCancel) 417 val issueTimeout = 418 if (memExuBlocksHasLDU(i)(j)) 419 Counter(0 until 16, toMem(i)(j).valid && !toMem(i)(j).fire, bypassNetwork.io.toExus.mem(i)(j).fire)._2 420 else 421 false.B 422 423 if (memScheduler.io.loadFinalIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) { 424 memScheduler.io.loadFinalIssueResp(i)(j).valid := issueTimeout 425 memScheduler.io.loadFinalIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType 426 memScheduler.io.loadFinalIssueResp(i)(j).bits.resp := RespType.block 427 memScheduler.io.loadFinalIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx 428 memScheduler.io.loadFinalIssueResp(i)(j).bits.uopIdx.foreach(_ := toMem(i)(j).bits.vpu.get.vuopIdx) 429 } 430 431 NewPipelineConnect( 432 bypassNetwork.io.toExus.mem(i)(j), toMem(i)(j), toMem(i)(j).fire, 433 Mux( 434 bypassNetwork.io.toExus.mem(i)(j).fire, 435 bypassNetwork.io.toExus.mem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel, 436 toMem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || issueTimeout 437 ), 438 Option("bypassNetwork2toMemExus") 439 ) 440 441 if (memScheduler.io.memAddrIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) { 442 memScheduler.io.memAddrIssueResp(i)(j).valid := toMem(i)(j).fire && FuType.isLoad(toMem(i)(j).bits.fuType) 443 memScheduler.io.memAddrIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType 444 memScheduler.io.memAddrIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx 445 memScheduler.io.memAddrIssueResp(i)(j).bits.resp := RespType.success // for load inst, firing at toMem means issuing successfully 446 } 447 } 448 } 449 450 io.mem.redirect := ctrlBlock.io.redirect 451 io.mem.issueUops.zip(toMem.flatten).foreach { case (sink, source) => 452 val enableMdp = Constantin.createRecord("EnableMdp", true.B)(0) 453 sink.valid := source.valid 454 source.ready := sink.ready 455 sink.bits.iqIdx := source.bits.iqIdx 456 sink.bits.isFirstIssue := source.bits.isFirstIssue 457 sink.bits.uop := 0.U.asTypeOf(sink.bits.uop) 458 sink.bits.src := 0.U.asTypeOf(sink.bits.src) 459 sink.bits.src.zip(source.bits.src).foreach { case (l, r) => l := r} 460 sink.bits.uop.fuType := source.bits.fuType 461 sink.bits.uop.fuOpType := source.bits.fuOpType 462 sink.bits.uop.imm := source.bits.imm 463 sink.bits.uop.robIdx := source.bits.robIdx 464 sink.bits.uop.pdest := source.bits.pdest 465 sink.bits.uop.rfWen := source.bits.rfWen.getOrElse(false.B) 466 sink.bits.uop.fpWen := source.bits.fpWen.getOrElse(false.B) 467 sink.bits.uop.vecWen := source.bits.vecWen.getOrElse(false.B) 468 sink.bits.uop.flushPipe := source.bits.flushPipe.getOrElse(false.B) 469 sink.bits.uop.pc := source.bits.pc.getOrElse(0.U) 470 sink.bits.uop.loadWaitBit := Mux(enableMdp, source.bits.loadWaitBit.getOrElse(false.B), false.B) 471 sink.bits.uop.waitForRobIdx := Mux(enableMdp, source.bits.waitForRobIdx.getOrElse(0.U.asTypeOf(new RobPtr)), 0.U.asTypeOf(new RobPtr)) 472 sink.bits.uop.storeSetHit := Mux(enableMdp, source.bits.storeSetHit.getOrElse(false.B), false.B) 473 sink.bits.uop.loadWaitStrict := Mux(enableMdp, source.bits.loadWaitStrict.getOrElse(false.B), false.B) 474 sink.bits.uop.ssid := Mux(enableMdp, source.bits.ssid.getOrElse(0.U(SSIDWidth.W)), 0.U(SSIDWidth.W)) 475 sink.bits.uop.lqIdx := source.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr)) 476 sink.bits.uop.sqIdx := source.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr)) 477 sink.bits.uop.ftqPtr := source.bits.ftqIdx.getOrElse(0.U.asTypeOf(new FtqPtr)) 478 sink.bits.uop.ftqOffset := source.bits.ftqOffset.getOrElse(0.U) 479 sink.bits.uop.debugInfo := source.bits.perfDebugInfo 480 sink.bits.uop.vpu := source.bits.vpu.getOrElse(0.U.asTypeOf(new VPUCtrlSignals)) 481 sink.bits.uop.preDecodeInfo := source.bits.preDecode.getOrElse(0.U.asTypeOf(new PreDecodeInfo)) 482 } 483 io.mem.loadFastMatch := memScheduler.io.toMem.get.loadFastMatch.map(_.fastMatch) 484 io.mem.loadFastImm := memScheduler.io.toMem.get.loadFastMatch.map(_.fastImm) 485 io.mem.tlbCsr := csrio.tlb 486 io.mem.csrCtrl := csrio.customCtrl 487 io.mem.sfence := fenceio.sfence 488 io.mem.isStoreException := CommitType.lsInstIsStore(ctrlBlock.io.robio.exception.bits.commitType) 489 io.mem.isVlsException := ctrlBlock.io.robio.exception.bits.vls 490 require(io.mem.loadPcRead.size == params.LduCnt) 491 io.mem.loadPcRead.zipWithIndex.foreach { case (loadPcRead, i) => 492 loadPcRead := ctrlBlock.io.memLdPcRead(i).data 493 ctrlBlock.io.memLdPcRead(i).vld := io.mem.issueLda(i).valid 494 ctrlBlock.io.memLdPcRead(i).ptr := io.mem.issueLda(i).bits.uop.ftqPtr 495 ctrlBlock.io.memLdPcRead(i).offset := io.mem.issueLda(i).bits.uop.ftqOffset 496 } 497 498 io.mem.storePcRead.zipWithIndex.foreach { case (storePcRead, i) => 499 storePcRead := ctrlBlock.io.memStPcRead(i).data 500 ctrlBlock.io.memStPcRead(i).vld := io.mem.issueSta(i).valid 501 ctrlBlock.io.memStPcRead(i).ptr := io.mem.issueSta(i).bits.uop.ftqPtr 502 ctrlBlock.io.memStPcRead(i).offset := io.mem.issueSta(i).bits.uop.ftqOffset 503 } 504 505 io.mem.hyuPcRead.zipWithIndex.foreach( { case (hyuPcRead, i) => 506 hyuPcRead := ctrlBlock.io.memHyPcRead(i).data 507 ctrlBlock.io.memHyPcRead(i).vld := io.mem.issueHylda(i).valid 508 ctrlBlock.io.memHyPcRead(i).ptr := io.mem.issueHylda(i).bits.uop.ftqPtr 509 ctrlBlock.io.memHyPcRead(i).offset := io.mem.issueHylda(i).bits.uop.ftqOffset 510 }) 511 512 ctrlBlock.io.robio.robHeadLsIssue := io.mem.issueUops.map(deq => deq.fire && deq.bits.uop.robIdx === ctrlBlock.io.robio.robDeqPtr).reduce(_ || _) 513 514 // mem io 515 io.mem.lsqEnqIO <> memScheduler.io.memIO.get.lsqEnqIO 516 io.mem.robLsqIO <> ctrlBlock.io.robio.lsq 517 518 io.frontendSfence := fenceio.sfence 519 io.frontendTlbCsr := csrio.tlb 520 io.frontendCsrCtrl := csrio.customCtrl 521 522 io.tlb <> csrio.tlb 523 524 io.csrCustomCtrl := csrio.customCtrl 525 526 io.toTop.cpuHalted := false.B // TODO: implement cpu halt 527 528 io.debugTopDown.fromRob := ctrlBlock.io.debugTopDown.fromRob 529 ctrlBlock.io.debugTopDown.fromCore := io.debugTopDown.fromCore 530 531 io.debugRolling := ctrlBlock.io.debugRolling 532 533 if(backendParams.debugEn) { 534 dontTouch(memScheduler.io) 535 dontTouch(dataPath.io.toMemExu) 536 dontTouch(wbDataPath.io.fromMemExu) 537 } 538} 539 540class BackendMemIO(implicit p: Parameters, params: BackendParams) extends XSBundle { 541 // Since fast load replay always use load unit 0, Backend flips two load port to avoid conflicts 542 val flippedLda = true 543 // params alias 544 private val LoadQueueSize = VirtualLoadQueueSize 545 // In/Out // Todo: split it into one-direction bundle 546 val lsqEnqIO = Flipped(new LsqEnqIO) 547 val robLsqIO = new RobLsqIO 548 val ldaIqFeedback = Vec(params.LduCnt, Flipped(new MemRSFeedbackIO)) 549 val staIqFeedback = Vec(params.StaCnt, Flipped(new MemRSFeedbackIO)) 550 val hyuIqFeedback = Vec(params.HyuCnt, Flipped(new MemRSFeedbackIO)) 551 val ldCancel = Vec(params.LdExuCnt, Flipped(new LoadCancelIO)) 552 val wakeup = Vec(params.LdExuCnt, Flipped(Valid(new DynInst))) 553 val loadPcRead = Vec(params.LduCnt, Output(UInt(VAddrBits.W))) 554 val storePcRead = Vec(params.StaCnt, Output(UInt(VAddrBits.W))) 555 val hyuPcRead = Vec(params.HyuCnt, Output(UInt(VAddrBits.W))) 556 // Input 557 val writebackLda = Vec(params.LduCnt, Flipped(DecoupledIO(new MemExuOutput))) 558 val writebackSta = Vec(params.StaCnt, Flipped(DecoupledIO(new MemExuOutput))) 559 val writebackStd = Vec(params.StdCnt, Flipped(DecoupledIO(new MemExuOutput))) 560 val writebackHyuLda = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput))) 561 val writebackHyuSta = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput))) 562 val writebackVldu = Vec(params.VlduCnt, Flipped(DecoupledIO(new MemExuOutput(true)))) 563 564 val s3_delayed_load_error = Input(Vec(LoadPipelineWidth, Bool())) 565 val stIn = Input(Vec(params.StaExuCnt, ValidIO(new DynInst()))) 566 val memoryViolation = Flipped(ValidIO(new Redirect)) 567 val exceptionAddr = Input(new Bundle { 568 val vaddr = UInt(VAddrBits.W) 569 val gpaddr = UInt(GPAddrBits.W) 570 }) 571 val sqDeq = Input(UInt(log2Ceil(EnsbufferWidth + 1).W)) 572 val lqDeq = Input(UInt(log2Up(CommitWidth + 1).W)) 573 val sqDeqPtr = Input(new SqPtr) 574 val lqDeqPtr = Input(new LqPtr) 575 576 val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W)) 577 val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W)) 578 579 val lqCanAccept = Input(Bool()) 580 val sqCanAccept = Input(Bool()) 581 582 val otherFastWakeup = Flipped(Vec(params.LduCnt + params.HyuCnt, ValidIO(new DynInst))) 583 val stIssuePtr = Input(new SqPtr()) 584 585 val csrDistributedUpdate = Flipped(new DistributedCSRUpdateReq) 586 587 val debugLS = Flipped(Output(new DebugLSIO)) 588 589 val lsTopdownInfo = Vec(params.LduCnt + params.HyuCnt, Flipped(Output(new LsTopdownInfo))) 590 // Output 591 val redirect = ValidIO(new Redirect) // rob flush MemBlock 592 val issueLda = MixedVec(Seq.fill(params.LduCnt)(DecoupledIO(new MemExuInput()))) 593 val issueSta = MixedVec(Seq.fill(params.StaCnt)(DecoupledIO(new MemExuInput()))) 594 val issueStd = MixedVec(Seq.fill(params.StdCnt)(DecoupledIO(new MemExuInput()))) 595 val issueHylda = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput()))) 596 val issueHysta = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput()))) 597 val issueVldu = MixedVec(Seq.fill(params.VlduCnt)(DecoupledIO(new MemExuInput(true)))) 598 599 val loadFastMatch = Vec(params.LduCnt, Output(UInt(params.LduCnt.W))) 600 val loadFastImm = Vec(params.LduCnt, Output(UInt(12.W))) // Imm_I 601 602 val tlbCsr = Output(new TlbCsrBundle) 603 val csrCtrl = Output(new CustomCSRCtrlIO) 604 val sfence = Output(new SfenceBundle) 605 val isStoreException = Output(Bool()) 606 val isVlsException = Output(Bool()) 607 608 // ATTENTION: The issue ports' sequence order should be the same as IQs' deq config 609 private [backend] def issueUops: Seq[DecoupledIO[MemExuInput]] = { 610 issueSta ++ 611 issueHylda ++ issueHysta ++ 612 issueLda ++ 613 issueVldu ++ 614 issueStd 615 }.toSeq 616 617 // ATTENTION: The writeback ports' sequence order should be the same as IQs' deq config 618 private [backend] def writeBack: Seq[DecoupledIO[MemExuOutput]] = { 619 writebackSta ++ 620 writebackHyuLda ++ writebackHyuSta ++ 621 writebackLda ++ 622 writebackVldu ++ 623 writebackStd 624 } 625} 626 627class BackendIO(implicit p: Parameters, params: BackendParams) extends XSBundle { 628 val fromTop = new Bundle { 629 val hartId = Input(UInt(hartIdLen.W)) 630 val externalInterrupt = new ExternalInterruptIO 631 } 632 633 val toTop = new Bundle { 634 val cpuHalted = Output(Bool()) 635 } 636 637 val fenceio = new FenceIO 638 // Todo: merge these bundles into BackendFrontendIO 639 val frontend = Flipped(new FrontendToCtrlIO) 640 val frontendSfence = Output(new SfenceBundle) 641 val frontendCsrCtrl = Output(new CustomCSRCtrlIO) 642 val frontendTlbCsr = Output(new TlbCsrBundle) 643 // distributed csr write 644 val frontendCsrDistributedUpdate = Flipped(new DistributedCSRUpdateReq) 645 646 val mem = new BackendMemIO 647 648 val perf = Input(new PerfCounterIO) 649 650 val tlb = Output(new TlbCsrBundle) 651 652 val csrCustomCtrl = Output(new CustomCSRCtrlIO) 653 654 val debugTopDown = new Bundle { 655 val fromRob = new RobCoreTopDownIO 656 val fromCore = new CoreDispatchTopDownIO 657 } 658 val debugRolling = new RobDebugRollingIO 659} 660