1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15* 16* 17* Acknowledgement 18* 19* This implementation is inspired by several key papers: 20* [1] Robert. M. Tomasulo. "[An efficient algorithm for exploiting multiple arithmetic units.] 21* (https://doi.org/10.1147/rd.111.0025)" IBM Journal of Research and Development (IBMJ) 11.1: 25-33. 1967. 22***************************************************************************************/ 23 24package xiangshan.backend 25 26import org.chipsalliance.cde.config.Parameters 27import chisel3._ 28import chisel3.util._ 29import device.MsiInfoBundle 30import difftest._ 31import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 32import system.HasSoCParameter 33import utility._ 34import xiangshan._ 35import xiangshan.backend.Bundles.{DynInst, IssueQueueIQWakeUpBundle, LoadShouldCancel, MemExuInput, MemExuOutput, VPUCtrlSignals} 36import xiangshan.backend.ctrlblock.{DebugLSIO, LsTopdownInfo} 37import xiangshan.backend.datapath.DataConfig.{IntData, VecData, FpData} 38import xiangshan.backend.datapath.RdConfig.{IntRD, VfRD} 39import xiangshan.backend.datapath.WbConfig._ 40import xiangshan.backend.datapath.DataConfig._ 41import xiangshan.backend.datapath._ 42import xiangshan.backend.dispatch.CoreDispatchTopDownIO 43import xiangshan.backend.exu.ExuBlock 44import xiangshan.backend.fu.vector.Bundles.{VConfig, VType} 45import xiangshan.backend.fu.{FenceIO, FenceToSbuffer, FuConfig, FuType, PFEvent, PerfCounterIO} 46import xiangshan.backend.issue.EntryBundles._ 47import xiangshan.backend.issue.{Scheduler, SchedulerArithImp, SchedulerImpBase, SchedulerMemImp} 48import xiangshan.backend.rob.{RobCoreTopDownIO, RobDebugRollingIO, RobLsqIO, RobPtr} 49import xiangshan.backend.trace.TraceCoreInterface 50import xiangshan.frontend.{FtqPtr, FtqRead, PreDecodeInfo} 51import xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr} 52 53import scala.collection.mutable 54 55class Backend(val params: BackendParams)(implicit p: Parameters) extends LazyModule 56 with HasXSParameter { 57 override def shouldBeInlined: Boolean = false 58 val inner = LazyModule(new BackendInlined(params)) 59 lazy val module = new BackendImp(this) 60} 61 62class BackendImp(wrapper: Backend)(implicit p: Parameters) extends LazyModuleImp(wrapper) { 63 val io = IO(new BackendIO()(p, wrapper.params)) 64 io <> wrapper.inner.module.io 65 if (p(DebugOptionsKey).ResetGen) { 66 ResetGen(ResetGenNode(Seq(ModuleNode(wrapper.inner.module))), reset, sim = false) 67 } 68} 69 70class BackendInlined(val params: BackendParams)(implicit p: Parameters) extends LazyModule 71 with HasXSParameter { 72 73 override def shouldBeInlined: Boolean = true 74 75 // check read & write port config 76 params.configChecks 77 78 /* Only update the idx in mem-scheduler here 79 * Idx in other schedulers can be updated the same way if needed 80 * 81 * Also note that we filter out the 'stData issue-queues' when counting 82 */ 83 for ((ibp, idx) <- params.memSchdParams.get.issueBlockParams.filter(iq => iq.StdCnt == 0).zipWithIndex) { 84 ibp.updateIdx(idx) 85 } 86 87 println(params.iqWakeUpParams) 88 89 for ((schdCfg, i) <- params.allSchdParams.zipWithIndex) { 90 schdCfg.bindBackendParam(params) 91 } 92 93 for ((iqCfg, i) <- params.allIssueParams.zipWithIndex) { 94 iqCfg.bindBackendParam(params) 95 } 96 97 for ((exuCfg, i) <- params.allExuParams.zipWithIndex) { 98 exuCfg.bindBackendParam(params) 99 exuCfg.updateIQWakeUpConfigs(params.iqWakeUpParams) 100 exuCfg.updateExuIdx(i) 101 } 102 103 println("[Backend] ExuConfigs:") 104 for (exuCfg <- params.allExuParams) { 105 val fuConfigs = exuCfg.fuConfigs 106 val wbPortConfigs = exuCfg.wbPortConfigs 107 val immType = exuCfg.immType 108 109 println("[Backend] " + 110 s"${exuCfg.name}: " + 111 (if (exuCfg.fakeUnit) "fake, " else "") + 112 (if (exuCfg.hasLoadFu || exuCfg.hasHyldaFu) s"LdExuIdx(${backendParams.getLdExuIdx(exuCfg)})" else "") + 113 s"${fuConfigs.map(_.name).mkString("fu(s): {", ",", "}")}, " + 114 s"${wbPortConfigs.mkString("wb: {", ",", "}")}, " + 115 s"${immType.map(SelImm.mkString(_)).mkString("imm: {", ",", "}")}, " + 116 s"latMax(${exuCfg.latencyValMax}), ${exuCfg.fuLatancySet.mkString("lat: {", ",", "}")}, " + 117 s"srcReg(${exuCfg.numRegSrc})" 118 ) 119 require( 120 wbPortConfigs.collectFirst { case x: IntWB => x }.nonEmpty == 121 fuConfigs.map(_.writeIntRf).reduce(_ || _), 122 s"${exuCfg.name} int wb port has no priority" 123 ) 124 require( 125 wbPortConfigs.collectFirst { case x: FpWB => x }.nonEmpty == 126 fuConfigs.map(x => x.writeFpRf).reduce(_ || _), 127 s"${exuCfg.name} fp wb port has no priority" 128 ) 129 require( 130 wbPortConfigs.collectFirst { case x: VfWB => x }.nonEmpty == 131 fuConfigs.map(x => x.writeVecRf).reduce(_ || _), 132 s"${exuCfg.name} vec wb port has no priority" 133 ) 134 } 135 136 println(s"[Backend] all fu configs") 137 for (cfg <- FuConfig.allConfigs) { 138 println(s"[Backend] $cfg") 139 } 140 141 println(s"[Backend] Int RdConfigs: ExuName(Priority)") 142 for ((port, seq) <- params.getRdPortParams(IntData())) { 143 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 144 } 145 146 println(s"[Backend] Int WbConfigs: ExuName(Priority)") 147 for ((port, seq) <- params.getWbPortParams(IntData())) { 148 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 149 } 150 151 println(s"[Backend] Fp RdConfigs: ExuName(Priority)") 152 for ((port, seq) <- params.getRdPortParams(FpData())) { 153 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 154 } 155 156 println(s"[Backend] Fp WbConfigs: ExuName(Priority)") 157 for ((port, seq) <- params.getWbPortParams(FpData())) { 158 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 159 } 160 161 println(s"[Backend] Vf RdConfigs: ExuName(Priority)") 162 for ((port, seq) <- params.getRdPortParams(VecData())) { 163 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 164 } 165 166 println(s"[Backend] Vf WbConfigs: ExuName(Priority)") 167 for ((port, seq) <- params.getWbPortParams(VecData())) { 168 println(s"[Backend] port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}") 169 } 170 171 println(s"[Backend] Dispatch Configs:") 172 println(s"[Backend] Load IQ enq width(${params.numLoadDp}), Store IQ enq width(${params.numStoreDp})") 173 println(s"[Backend] Load DP width(${LSQLdEnqWidth}), Store DP width(${LSQStEnqWidth})") 174 175 params.updateCopyPdestInfo 176 println(s"[Backend] copyPdestInfo ${params.copyPdestInfo}") 177 params.allExuParams.map(_.copyNum) 178 val ctrlBlock = LazyModule(new CtrlBlock(params)) 179 val intScheduler = params.intSchdParams.map(x => LazyModule(new Scheduler(x))) 180 val fpScheduler = params.fpSchdParams.map(x => LazyModule(new Scheduler(x))) 181 val vfScheduler = params.vfSchdParams.map(x => LazyModule(new Scheduler(x))) 182 val memScheduler = params.memSchdParams.map(x => LazyModule(new Scheduler(x))) 183 val dataPath = LazyModule(new DataPath(params)) 184 val intExuBlock = params.intSchdParams.map(x => LazyModule(new ExuBlock(x))) 185 val fpExuBlock = params.fpSchdParams.map(x => LazyModule(new ExuBlock(x))) 186 val vfExuBlock = params.vfSchdParams.map(x => LazyModule(new ExuBlock(x))) 187 val wbFuBusyTable = LazyModule(new WbFuBusyTable(params)) 188 189 lazy val module = new BackendInlinedImp(this) 190} 191 192class BackendInlinedImp(override val wrapper: BackendInlined)(implicit p: Parameters) extends LazyModuleImp(wrapper) 193 with HasXSParameter 194 with HasPerfEvents 195 with HasCriticalErrors { 196 implicit private val params: BackendParams = wrapper.params 197 198 val io = IO(new BackendIO()(p, wrapper.params)) 199 200 private val ctrlBlock = wrapper.ctrlBlock.module 201 private val intScheduler: SchedulerImpBase = wrapper.intScheduler.get.module 202 private val fpScheduler = wrapper.fpScheduler.get.module 203 private val vfScheduler = wrapper.vfScheduler.get.module 204 private val memScheduler = wrapper.memScheduler.get.module 205 private val dataPath = wrapper.dataPath.module 206 private val intExuBlock = wrapper.intExuBlock.get.module 207 private val fpExuBlock = wrapper.fpExuBlock.get.module 208 private val vfExuBlock = wrapper.vfExuBlock.get.module 209 private val og2ForVector = Module(new Og2ForVector(params)) 210 private val bypassNetwork = Module(new BypassNetwork) 211 private val wbDataPath = Module(new WbDataPath(params)) 212 private val wbFuBusyTable = wrapper.wbFuBusyTable.module 213 private val vecExcpMod = Module(new VecExcpDataMergeModule) 214 215 private val iqWakeUpMappedBundle: Map[Int, ValidIO[IssueQueueIQWakeUpBundle]] = ( 216 intScheduler.io.toSchedulers.wakeupVec ++ 217 fpScheduler.io.toSchedulers.wakeupVec ++ 218 vfScheduler.io.toSchedulers.wakeupVec ++ 219 memScheduler.io.toSchedulers.wakeupVec 220 ).map(x => (x.bits.exuIdx, x)).toMap 221 222 println(s"[Backend] iq wake up keys: ${iqWakeUpMappedBundle.keys}") 223 224 wbFuBusyTable.io.in.intSchdBusyTable := intScheduler.io.wbFuBusyTable 225 wbFuBusyTable.io.in.fpSchdBusyTable := fpScheduler.io.wbFuBusyTable 226 wbFuBusyTable.io.in.vfSchdBusyTable := vfScheduler.io.wbFuBusyTable 227 wbFuBusyTable.io.in.memSchdBusyTable := memScheduler.io.wbFuBusyTable 228 intScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.intRespRead 229 fpScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.fpRespRead 230 vfScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.vfRespRead 231 memScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.memRespRead 232 dataPath.io.wbConfictRead := wbFuBusyTable.io.out.wbConflictRead 233 234 private val og1Cancel = dataPath.io.og1Cancel 235 private val og0Cancel = dataPath.io.og0Cancel 236 private val vlFromIntIsZero = intExuBlock.io.vlIsZero.get 237 private val vlFromIntIsVlmax = intExuBlock.io.vlIsVlmax.get 238 private val vlFromVfIsZero = vfExuBlock.io.vlIsZero.get 239 private val vlFromVfIsVlmax = vfExuBlock.io.vlIsVlmax.get 240 241 private val backendCriticalError = Wire(Bool()) 242 243 ctrlBlock.io.fromTop.hartId := io.fromTop.hartId 244 ctrlBlock.io.frontend <> io.frontend 245 ctrlBlock.io.fromCSR.toDecode := intExuBlock.io.csrToDecode.get 246 ctrlBlock.io.fromCSR.traceCSR := intExuBlock.io.csrio.get.traceCSR 247 ctrlBlock.io.fromWB.wbData <> wbDataPath.io.toCtrlBlock.writeback 248 ctrlBlock.io.fromMem.stIn <> io.mem.stIn 249 ctrlBlock.io.fromMem.violation <> io.mem.memoryViolation 250 ctrlBlock.io.lqCanAccept := io.mem.lqCanAccept 251 ctrlBlock.io.sqCanAccept := io.mem.sqCanAccept 252 253 io.mem.lsqEnqIO <> ctrlBlock.io.toMem.lsqEnqIO 254 ctrlBlock.io.fromMemToDispatch.scommit := io.mem.sqDeq 255 ctrlBlock.io.fromMemToDispatch.lcommit := io.mem.lqDeq 256 ctrlBlock.io.fromMemToDispatch.sqDeqPtr := io.mem.sqDeqPtr 257 ctrlBlock.io.fromMemToDispatch.lqDeqPtr := io.mem.lqDeqPtr 258 ctrlBlock.io.fromMemToDispatch.sqCancelCnt := io.mem.sqCancelCnt 259 ctrlBlock.io.fromMemToDispatch.lqCancelCnt := io.mem.lqCancelCnt 260 ctrlBlock.io.toDispatch.wakeUpInt := intScheduler.io.toSchedulers.wakeupVec 261 ctrlBlock.io.toDispatch.wakeUpFp := fpScheduler.io.toSchedulers.wakeupVec 262 ctrlBlock.io.toDispatch.wakeUpVec := vfScheduler.io.toSchedulers.wakeupVec 263 ctrlBlock.io.toDispatch.wakeUpMem := memScheduler.io.toSchedulers.wakeupVec 264 ctrlBlock.io.toDispatch.IQValidNumVec := intScheduler.io.IQValidNumVec ++ fpScheduler.io.IQValidNumVec ++ vfScheduler.io.IQValidNumVec ++ memScheduler.io.IQValidNumVec 265 ctrlBlock.io.toDispatch.ldCancel := io.mem.ldCancel 266 ctrlBlock.io.toDispatch.og0Cancel := og0Cancel 267 ctrlBlock.io.toDispatch.wbPregsInt.zip(wbDataPath.io.toIntPreg).map(x => { 268 x._1.valid := x._2.wen && x._2.intWen 269 x._1.bits := x._2.addr 270 }) 271 ctrlBlock.io.toDispatch.wbPregsFp.zip(wbDataPath.io.toFpPreg).map(x => { 272 x._1.valid := x._2.wen && x._2.fpWen 273 x._1.bits := x._2.addr 274 }) 275 ctrlBlock.io.toDispatch.wbPregsVec.zip(wbDataPath.io.toVfPreg).map(x => { 276 x._1.valid := x._2.wen && x._2.vecWen 277 x._1.bits := x._2.addr 278 }) 279 ctrlBlock.io.toDispatch.wbPregsV0.zip(wbDataPath.io.toV0Preg).map(x => { 280 x._1.valid := x._2.wen && x._2.v0Wen 281 x._1.bits := x._2.addr 282 }) 283 ctrlBlock.io.toDispatch.wbPregsVl.zip(wbDataPath.io.toVlPreg).map(x => { 284 x._1.valid := x._2.wen && x._2.vlWen 285 x._1.bits := x._2.addr 286 }) 287 ctrlBlock.io.csrCtrl <> intExuBlock.io.csrio.get.customCtrl 288 ctrlBlock.io.robio.csr.intrBitSet := intExuBlock.io.csrio.get.interrupt 289 ctrlBlock.io.robio.csr.trapTarget := intExuBlock.io.csrio.get.trapTarget 290 ctrlBlock.io.robio.csr.isXRet := intExuBlock.io.csrio.get.isXRet 291 ctrlBlock.io.robio.csr.wfiEvent := intExuBlock.io.csrio.get.wfi_event 292 ctrlBlock.io.robio.csr.criticalErrorState := intExuBlock.io.csrio.get.criticalErrorState 293 ctrlBlock.io.robio.lsq <> io.mem.robLsqIO 294 ctrlBlock.io.robio.lsTopdownInfo <> io.mem.lsTopdownInfo 295 ctrlBlock.io.robio.debug_ls <> io.mem.debugLS 296 ctrlBlock.io.debugEnqLsq.canAccept := io.mem.lsqEnqIO.canAccept 297 ctrlBlock.io.debugEnqLsq.resp := io.mem.lsqEnqIO.resp 298 ctrlBlock.io.debugEnqLsq.req := ctrlBlock.io.toMem.lsqEnqIO.req 299 ctrlBlock.io.debugEnqLsq.needAlloc := ctrlBlock.io.toMem.lsqEnqIO.needAlloc 300 ctrlBlock.io.debugEnqLsq.iqAccept := ctrlBlock.io.toMem.lsqEnqIO.iqAccept 301 ctrlBlock.io.fromVecExcpMod.busy := vecExcpMod.o.status.busy 302 303 intScheduler.io.fromTop.hartId := io.fromTop.hartId 304 intScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 305 intScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.intUops 306 intScheduler.io.intWriteBack := wbDataPath.io.toIntPreg 307 intScheduler.io.fpWriteBack := 0.U.asTypeOf(intScheduler.io.fpWriteBack) 308 intScheduler.io.vfWriteBack := 0.U.asTypeOf(intScheduler.io.vfWriteBack) 309 intScheduler.io.v0WriteBack := 0.U.asTypeOf(intScheduler.io.v0WriteBack) 310 intScheduler.io.vlWriteBack := 0.U.asTypeOf(intScheduler.io.vlWriteBack) 311 intScheduler.io.fromDataPath.resp := dataPath.io.toIntIQ 312 intScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) } 313 intScheduler.io.fromDataPath.og0Cancel := og0Cancel 314 intScheduler.io.fromDataPath.og1Cancel := og1Cancel 315 intScheduler.io.ldCancel := io.mem.ldCancel 316 intScheduler.io.fromDataPath.replaceRCIdx.get := dataPath.io.toWakeupQueueRCIdx.take(params.getIntExuRCWriteSize) 317 intScheduler.io.vlWriteBackInfo.vlFromIntIsZero := false.B 318 intScheduler.io.vlWriteBackInfo.vlFromIntIsVlmax := false.B 319 intScheduler.io.vlWriteBackInfo.vlFromVfIsZero := false.B 320 intScheduler.io.vlWriteBackInfo.vlFromVfIsVlmax := false.B 321 322 fpScheduler.io.fromTop.hartId := io.fromTop.hartId 323 fpScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 324 fpScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.fpUops 325 fpScheduler.io.intWriteBack := 0.U.asTypeOf(fpScheduler.io.intWriteBack) 326 fpScheduler.io.fpWriteBack := wbDataPath.io.toFpPreg 327 fpScheduler.io.vfWriteBack := 0.U.asTypeOf(fpScheduler.io.vfWriteBack) 328 fpScheduler.io.v0WriteBack := 0.U.asTypeOf(fpScheduler.io.v0WriteBack) 329 fpScheduler.io.vlWriteBack := 0.U.asTypeOf(fpScheduler.io.vlWriteBack) 330 fpScheduler.io.fromDataPath.resp := dataPath.io.toFpIQ 331 fpScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) } 332 fpScheduler.io.fromDataPath.og0Cancel := og0Cancel 333 fpScheduler.io.fromDataPath.og1Cancel := og1Cancel 334 fpScheduler.io.ldCancel := io.mem.ldCancel 335 fpScheduler.io.vlWriteBackInfo.vlFromIntIsZero := false.B 336 fpScheduler.io.vlWriteBackInfo.vlFromIntIsVlmax := false.B 337 fpScheduler.io.vlWriteBackInfo.vlFromVfIsZero := false.B 338 fpScheduler.io.vlWriteBackInfo.vlFromVfIsVlmax := false.B 339 340 memScheduler.io.fromTop.hartId := io.fromTop.hartId 341 memScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 342 memScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.memUops 343 memScheduler.io.intWriteBack := wbDataPath.io.toIntPreg 344 memScheduler.io.fpWriteBack := wbDataPath.io.toFpPreg 345 memScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg 346 memScheduler.io.v0WriteBack := wbDataPath.io.toV0Preg 347 memScheduler.io.vlWriteBack := wbDataPath.io.toVlPreg 348 memScheduler.io.fromMem.get.scommit := io.mem.sqDeq 349 memScheduler.io.fromMem.get.lcommit := io.mem.lqDeq 350 memScheduler.io.fromMem.get.wakeup := io.mem.wakeup 351 memScheduler.io.fromMem.get.sqDeqPtr := io.mem.sqDeqPtr 352 memScheduler.io.fromMem.get.lqDeqPtr := io.mem.lqDeqPtr 353 memScheduler.io.fromMem.get.sqCancelCnt := io.mem.sqCancelCnt 354 memScheduler.io.fromMem.get.lqCancelCnt := io.mem.lqCancelCnt 355 memScheduler.io.fromMem.get.stIssuePtr := io.mem.stIssuePtr 356 require(memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.length == io.mem.stIn.length) 357 memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.zip(io.mem.stIn).foreach { case (sink, source) => 358 sink.valid := source.valid 359 sink.bits := source.bits.robIdx 360 } 361 memScheduler.io.fromMem.get.memWaitUpdateReq.sqIdx := DontCare // TODO 362 memScheduler.io.fromDataPath.resp := dataPath.io.toMemIQ 363 memScheduler.io.fromMem.get.ldaFeedback := io.mem.ldaIqFeedback 364 memScheduler.io.fromMem.get.staFeedback := io.mem.staIqFeedback 365 memScheduler.io.fromMem.get.hyuFeedback := io.mem.hyuIqFeedback 366 memScheduler.io.fromMem.get.vstuFeedback := io.mem.vstuIqFeedback 367 memScheduler.io.fromMem.get.vlduFeedback := io.mem.vlduIqFeedback 368 memScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) } 369 memScheduler.io.fromDataPath.og0Cancel := og0Cancel 370 memScheduler.io.fromDataPath.og1Cancel := og1Cancel 371 memScheduler.io.ldCancel := io.mem.ldCancel 372 memScheduler.io.fromDataPath.replaceRCIdx.get := dataPath.io.toWakeupQueueRCIdx.takeRight(params.getMemExuRCWriteSize) 373 memScheduler.io.vlWriteBackInfo.vlFromIntIsZero := vlFromIntIsZero 374 memScheduler.io.vlWriteBackInfo.vlFromIntIsVlmax := vlFromIntIsVlmax 375 memScheduler.io.vlWriteBackInfo.vlFromVfIsZero := vlFromVfIsZero 376 memScheduler.io.vlWriteBackInfo.vlFromVfIsVlmax := vlFromVfIsVlmax 377 memScheduler.io.fromOg2Resp.get := og2ForVector.io.toMemIQOg2Resp 378 379 vfScheduler.io.fromTop.hartId := io.fromTop.hartId 380 vfScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 381 vfScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.vfUops 382 vfScheduler.io.intWriteBack := 0.U.asTypeOf(vfScheduler.io.intWriteBack) 383 vfScheduler.io.fpWriteBack := 0.U.asTypeOf(vfScheduler.io.fpWriteBack) 384 vfScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg 385 vfScheduler.io.v0WriteBack := wbDataPath.io.toV0Preg 386 vfScheduler.io.vlWriteBack := wbDataPath.io.toVlPreg 387 vfScheduler.io.fromDataPath.resp := dataPath.io.toVfIQ 388 vfScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) } 389 vfScheduler.io.fromDataPath.og0Cancel := og0Cancel 390 vfScheduler.io.fromDataPath.og1Cancel := og1Cancel 391 vfScheduler.io.ldCancel := io.mem.ldCancel 392 vfScheduler.io.vlWriteBackInfo.vlFromIntIsZero := vlFromIntIsZero 393 vfScheduler.io.vlWriteBackInfo.vlFromIntIsVlmax := vlFromIntIsVlmax 394 vfScheduler.io.vlWriteBackInfo.vlFromVfIsZero := vlFromVfIsZero 395 vfScheduler.io.vlWriteBackInfo.vlFromVfIsVlmax := vlFromVfIsVlmax 396 vfScheduler.io.fromOg2Resp.get := og2ForVector.io.toVfIQOg2Resp 397 398 dataPath.io.hartId := io.fromTop.hartId 399 dataPath.io.flush := ctrlBlock.io.toDataPath.flush 400 401 dataPath.io.fromIntIQ <> intScheduler.io.toDataPathAfterDelay 402 dataPath.io.fromFpIQ <> fpScheduler.io.toDataPathAfterDelay 403 dataPath.io.fromVfIQ <> vfScheduler.io.toDataPathAfterDelay 404 dataPath.io.fromMemIQ <> memScheduler.io.toDataPathAfterDelay 405 406 dataPath.io.ldCancel := io.mem.ldCancel 407 408 println(s"[Backend] wbDataPath.io.toIntPreg: ${wbDataPath.io.toIntPreg.size}, dataPath.io.fromIntWb: ${dataPath.io.fromIntWb.size}") 409 println(s"[Backend] wbDataPath.io.toVfPreg: ${wbDataPath.io.toVfPreg.size}, dataPath.io.fromFpWb: ${dataPath.io.fromVfWb.size}") 410 dataPath.io.fromIntWb := wbDataPath.io.toIntPreg 411 dataPath.io.fromFpWb := wbDataPath.io.toFpPreg 412 dataPath.io.fromVfWb := wbDataPath.io.toVfPreg 413 dataPath.io.fromV0Wb := wbDataPath.io.toV0Preg 414 dataPath.io.fromVlWb := wbDataPath.io.toVlPreg 415 dataPath.io.diffIntRat.foreach(_ := ctrlBlock.io.diff_int_rat.get) 416 dataPath.io.diffFpRat .foreach(_ := ctrlBlock.io.diff_fp_rat.get) 417 dataPath.io.diffVecRat.foreach(_ := ctrlBlock.io.diff_vec_rat.get) 418 dataPath.io.diffV0Rat .foreach(_ := ctrlBlock.io.diff_v0_rat.get) 419 dataPath.io.diffVlRat .foreach(_ := ctrlBlock.io.diff_vl_rat.get) 420 dataPath.io.fromBypassNetwork := bypassNetwork.io.toDataPath 421 dataPath.io.fromVecExcpMod.r := vecExcpMod.o.toVPRF.r 422 dataPath.io.fromVecExcpMod.w := vecExcpMod.o.toVPRF.w 423 424 og2ForVector.io.flush := ctrlBlock.io.toDataPath.flush 425 og2ForVector.io.ldCancel := io.mem.ldCancel 426 og2ForVector.io.fromOg1VfArith <> dataPath.io.toVecExu 427 og2ForVector.io.fromOg1VecMem.zip(dataPath.io.toMemExu.zip(params.memSchdParams.get.issueBlockParams).filter(_._2.needOg2Resp).map(_._1)) 428 .foreach { 429 case (og1Mem, datapathMem) => og1Mem <> datapathMem 430 } 431 og2ForVector.io.fromOg1ImmInfo := dataPath.io.og1ImmInfo.zip(params.allExuParams).filter(_._2.needOg2).map(_._1) 432 433 println(s"[Backend] BypassNetwork OG1 Mem Size: ${bypassNetwork.io.fromDataPath.mem.zip(params.memSchdParams.get.issueBlockParams).filterNot(_._2.needOg2Resp).size}") 434 println(s"[Backend] BypassNetwork OG2 Mem Size: ${bypassNetwork.io.fromDataPath.mem.zip(params.memSchdParams.get.issueBlockParams).filter(_._2.needOg2Resp).size}") 435 println(s"[Backend] bypassNetwork.io.fromDataPath.mem: ${bypassNetwork.io.fromDataPath.mem.size}, dataPath.io.toMemExu: ${dataPath.io.toMemExu.size}") 436 bypassNetwork.io.fromDataPath.int <> dataPath.io.toIntExu 437 bypassNetwork.io.fromDataPath.fp <> dataPath.io.toFpExu 438 bypassNetwork.io.fromDataPath.vf <> og2ForVector.io.toVfArithExu 439 bypassNetwork.io.fromDataPath.mem.lazyZip(params.memSchdParams.get.issueBlockParams).lazyZip(dataPath.io.toMemExu).filterNot(_._2.needOg2Resp) 440 .map(x => (x._1, x._3)).foreach { 441 case (bypassMem, datapathMem) => bypassMem <> datapathMem 442 } 443 bypassNetwork.io.fromDataPath.mem.zip(params.memSchdParams.get.issueBlockParams).filter(_._2.needOg2Resp).map(_._1) 444 .zip(og2ForVector.io.toVecMemExu).foreach { 445 case (bypassMem, og2Mem) => bypassMem <> og2Mem 446 } 447 bypassNetwork.io.fromDataPath.immInfo := dataPath.io.og1ImmInfo 448 bypassNetwork.io.fromDataPath.immInfo.zip(params.allExuParams).filter(_._2.needOg2).map(_._1) 449 .zip(og2ForVector.io.toBypassNetworkImmInfo).foreach { 450 case (immInfo, og2ImmInfo) => immInfo := og2ImmInfo 451 } 452 bypassNetwork.io.fromDataPath.rcData := dataPath.io.toBypassNetworkRCData 453 bypassNetwork.io.fromExus.connectExuOutput(_.int)(intExuBlock.io.out) 454 bypassNetwork.io.fromExus.connectExuOutput(_.fp)(fpExuBlock.io.out) 455 bypassNetwork.io.fromExus.connectExuOutput(_.vf)(vfExuBlock.io.out) 456 457 require(bypassNetwork.io.fromExus.mem.flatten.size == io.mem.writeBack.size, 458 s"bypassNetwork.io.fromExus.mem.flatten.size(${bypassNetwork.io.fromExus.mem.flatten.size}: ${bypassNetwork.io.fromExus.mem.map(_.size)}, " + 459 s"io.mem.writeback(${io.mem.writeBack.size})" 460 ) 461 bypassNetwork.io.fromExus.mem.flatten.zip(io.mem.writeBack).foreach { case (sink, source) => 462 sink.valid := source.valid 463 sink.bits.intWen := source.bits.uop.rfWen && source.bits.isFromLoadUnit 464 sink.bits.pdest := source.bits.uop.pdest 465 sink.bits.data := source.bits.data 466 } 467 468 469 intExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush 470 for (i <- 0 until intExuBlock.io.in.length) { 471 for (j <- 0 until intExuBlock.io.in(i).length) { 472 val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.int(i)(j).bits.loadDependency, io.mem.ldCancel) 473 NewPipelineConnect( 474 bypassNetwork.io.toExus.int(i)(j), intExuBlock.io.in(i)(j), intExuBlock.io.in(i)(j).fire, 475 Mux( 476 bypassNetwork.io.toExus.int(i)(j).fire, 477 bypassNetwork.io.toExus.int(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel, 478 intExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) 479 ), 480 Option("bypassNetwork2intExuBlock") 481 ) 482 } 483 } 484 485 ctrlBlock.io.toDataPath.pcToDataPathIO <> dataPath.io.fromPcTargetMem 486 487 private val csrin = intExuBlock.io.csrin.get 488 csrin.hartId := io.fromTop.hartId 489 csrin.msiInfo.valid := RegNext(io.fromTop.msiInfo.valid) 490 csrin.msiInfo.bits := RegEnable(io.fromTop.msiInfo.bits, io.fromTop.msiInfo.valid) 491 csrin.clintTime.valid := RegNext(io.fromTop.clintTime.valid) 492 csrin.clintTime.bits := RegEnable(io.fromTop.clintTime.bits, io.fromTop.clintTime.valid) 493 csrin.trapInstInfo := ctrlBlock.io.toCSR.trapInstInfo 494 csrin.fromVecExcpMod.busy := vecExcpMod.o.status.busy 495 csrin.criticalErrorState := backendCriticalError 496 497 private val csrio = intExuBlock.io.csrio.get 498 csrio.hartId := io.fromTop.hartId 499 csrio.fpu.fflags := ctrlBlock.io.robio.csr.fflags 500 csrio.fpu.isIllegal := false.B // Todo: remove it 501 csrio.fpu.dirty_fs := ctrlBlock.io.robio.csr.dirty_fs 502 csrio.vpu <> WireDefault(0.U.asTypeOf(csrio.vpu)) // Todo 503 504 val fromIntExuVsetVType = intExuBlock.io.vtype.getOrElse(0.U.asTypeOf((Valid(new VType)))) 505 val fromVfExuVsetVType = vfExuBlock.io.vtype.getOrElse(0.U.asTypeOf((Valid(new VType)))) 506 val fromVsetVType = Mux(fromIntExuVsetVType.valid, fromIntExuVsetVType.bits, fromVfExuVsetVType.bits) 507 val vsetvlVType = RegEnable(fromVsetVType, 0.U.asTypeOf(new VType), fromIntExuVsetVType.valid || fromVfExuVsetVType.valid) 508 ctrlBlock.io.toDecode.vsetvlVType := vsetvlVType 509 510 val commitVType = ctrlBlock.io.robio.commitVType.vtype 511 val hasVsetvl = ctrlBlock.io.robio.commitVType.hasVsetvl 512 val vtype = VType.toVtypeStruct(Mux(hasVsetvl, vsetvlVType, commitVType.bits)).asUInt 513 514 // csr not store the value of vl, so when using difftest we assign the value of vl to debugVl 515 val debugVl_s0 = WireInit(UInt(VlData().dataWidth.W), 0.U) 516 val debugVl_s1 = WireInit(UInt(VlData().dataWidth.W), 0.U) 517 debugVl_s0 := dataPath.io.diffVl.getOrElse(0.U.asTypeOf(UInt(VlData().dataWidth.W))) 518 debugVl_s1 := RegNext(debugVl_s0) 519 csrio.vpu.set_vxsat := ctrlBlock.io.robio.csr.vxsat 520 csrio.vpu.set_vstart.valid := ctrlBlock.io.robio.csr.vstart.valid 521 csrio.vpu.set_vstart.bits := ctrlBlock.io.robio.csr.vstart.bits 522 ctrlBlock.io.toDecode.vstart := csrio.vpu.vstart 523 //Todo here need change design 524 csrio.vpu.set_vtype.valid := commitVType.valid 525 csrio.vpu.set_vtype.bits := ZeroExt(vtype, XLEN) 526 csrio.vpu.vl := ZeroExt(debugVl_s1, XLEN) 527 csrio.vpu.dirty_vs := ctrlBlock.io.robio.csr.dirty_vs 528 csrio.exception := ctrlBlock.io.robio.exception 529 csrio.robDeqPtr := ctrlBlock.io.robio.robDeqPtr 530 csrio.memExceptionVAddr := io.mem.exceptionAddr.vaddr 531 csrio.memExceptionGPAddr := io.mem.exceptionAddr.gpaddr 532 csrio.memExceptionIsForVSnonLeafPTE := io.mem.exceptionAddr.isForVSnonLeafPTE 533 csrio.externalInterrupt := RegNext(io.fromTop.externalInterrupt) 534 csrio.perf <> io.perf 535 csrio.perf.retiredInstr <> ctrlBlock.io.robio.csr.perfinfo.retiredInstr 536 csrio.perf.ctrlInfo <> ctrlBlock.io.perfInfo.ctrlInfo 537 private val fenceio = intExuBlock.io.fenceio.get 538 io.fenceio <> fenceio 539 540 // to fpExuBlock 541 fpExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush 542 for (i <- 0 until fpExuBlock.io.in.length) { 543 for (j <- 0 until fpExuBlock.io.in(i).length) { 544 val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.fp(i)(j).bits.loadDependency, io.mem.ldCancel) 545 NewPipelineConnect( 546 bypassNetwork.io.toExus.fp(i)(j), fpExuBlock.io.in(i)(j), fpExuBlock.io.in(i)(j).fire, 547 Mux( 548 bypassNetwork.io.toExus.fp(i)(j).fire, 549 bypassNetwork.io.toExus.fp(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel, 550 fpExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) 551 ), 552 Option("bypassNetwork2fpExuBlock") 553 ) 554 } 555 } 556 557 vfExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush 558 for (i <- 0 until vfExuBlock.io.in.size) { 559 for (j <- 0 until vfExuBlock.io.in(i).size) { 560 val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.vf(i)(j).bits.loadDependency, io.mem.ldCancel) 561 NewPipelineConnect( 562 bypassNetwork.io.toExus.vf(i)(j), vfExuBlock.io.in(i)(j), vfExuBlock.io.in(i)(j).fire, 563 Mux( 564 bypassNetwork.io.toExus.vf(i)(j).fire, 565 bypassNetwork.io.toExus.vf(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel, 566 vfExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) 567 ), 568 Option("bypassNetwork2vfExuBlock") 569 ) 570 571 } 572 } 573 574 intExuBlock.io.frm.foreach(_ := csrio.fpu.frm) 575 fpExuBlock.io.frm.foreach(_ := csrio.fpu.frm) 576 fpExuBlock.io.vxrm.foreach(_ := csrio.vpu.vxrm) 577 vfExuBlock.io.frm.foreach(_ := csrio.fpu.frm) 578 vfExuBlock.io.vxrm.foreach(_ := csrio.vpu.vxrm) 579 580 wbDataPath.io.flush := ctrlBlock.io.redirect 581 wbDataPath.io.fromTop.hartId := io.fromTop.hartId 582 wbDataPath.io.fromIntExu <> intExuBlock.io.out 583 wbDataPath.io.fromFpExu <> fpExuBlock.io.out 584 wbDataPath.io.fromVfExu <> vfExuBlock.io.out 585 wbDataPath.io.fromMemExu.flatten.zip(io.mem.writeBack).foreach { case (sink, source) => 586 sink.valid := source.valid 587 source.ready := sink.ready 588 sink.bits.data := VecInit(Seq.fill(sink.bits.params.wbPathNum)(source.bits.data)) 589 sink.bits.pdest := source.bits.uop.pdest 590 sink.bits.robIdx := source.bits.uop.robIdx 591 sink.bits.intWen.foreach(_ := source.bits.uop.rfWen) 592 sink.bits.fpWen.foreach(_ := source.bits.uop.fpWen) 593 sink.bits.vecWen.foreach(_ := source.bits.uop.vecWen) 594 sink.bits.v0Wen.foreach(_ := source.bits.uop.v0Wen) 595 sink.bits.vlWen.foreach(_ := source.bits.uop.vlWen) 596 sink.bits.exceptionVec.foreach(_ := source.bits.uop.exceptionVec) 597 sink.bits.flushPipe.foreach(_ := source.bits.uop.flushPipe) 598 sink.bits.replay.foreach(_ := source.bits.uop.replayInst) 599 sink.bits.debug := source.bits.debug 600 sink.bits.debugInfo := source.bits.uop.debugInfo 601 sink.bits.lqIdx.foreach(_ := source.bits.uop.lqIdx) 602 sink.bits.sqIdx.foreach(_ := source.bits.uop.sqIdx) 603 sink.bits.predecodeInfo.foreach(_ := source.bits.uop.preDecodeInfo) 604 sink.bits.vls.foreach(x => { 605 x.vdIdx := source.bits.vdIdx.get 606 x.vdIdxInField := source.bits.vdIdxInField.get 607 x.vpu := source.bits.uop.vpu 608 x.oldVdPsrc := source.bits.uop.psrc(2) 609 x.isIndexed := VlduType.isIndexed(source.bits.uop.fuOpType) 610 x.isMasked := VlduType.isMasked(source.bits.uop.fuOpType) 611 x.isStrided := VlduType.isStrided(source.bits.uop.fuOpType) 612 x.isWhole := VlduType.isWhole(source.bits.uop.fuOpType) 613 x.isVecLoad := VlduType.isVecLd(source.bits.uop.fuOpType) 614 x.isVlm := VlduType.isMasked(source.bits.uop.fuOpType) && VlduType.isVecLd(source.bits.uop.fuOpType) 615 }) 616 sink.bits.trigger.foreach(_ := source.bits.uop.trigger) 617 } 618 wbDataPath.io.fromCSR.vstart := csrio.vpu.vstart 619 620 vecExcpMod.i.fromExceptionGen := ctrlBlock.io.toVecExcpMod.excpInfo 621 vecExcpMod.i.fromRab.logicPhyRegMap := ctrlBlock.io.toVecExcpMod.logicPhyRegMap 622 vecExcpMod.i.fromRat := ctrlBlock.io.toVecExcpMod.ratOldPest 623 vecExcpMod.i.fromVprf := dataPath.io.toVecExcpMod 624 625 // to mem 626 private val memIssueParams = params.memSchdParams.get.issueBlockParams 627 private val memExuBlocksHasLDU = memIssueParams.map(_.exuBlockParams.map(x => x.hasLoadFu || x.hasHyldaFu)) 628 private val memExuBlocksHasVecLoad = memIssueParams.map(_.exuBlockParams.map(x => x.hasVLoadFu)) 629 println(s"[Backend] memExuBlocksHasLDU: $memExuBlocksHasLDU") 630 println(s"[Backend] memExuBlocksHasVecLoad: $memExuBlocksHasVecLoad") 631 632 private val toMem = Wire(bypassNetwork.io.toExus.mem.cloneType) 633 for (i <- toMem.indices) { 634 for (j <- toMem(i).indices) { 635 val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.mem(i)(j).bits.loadDependency, io.mem.ldCancel) 636 val needIssueTimeout = memExuBlocksHasLDU(i)(j) || memExuBlocksHasVecLoad(i)(j) 637 val issueTimeout = 638 if (needIssueTimeout) 639 Counter(0 until 16, toMem(i)(j).valid && !toMem(i)(j).fire, bypassNetwork.io.toExus.mem(i)(j).fire)._2 640 else 641 false.B 642 643 if (memScheduler.io.loadFinalIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) { 644 memScheduler.io.loadFinalIssueResp(i)(j).valid := issueTimeout 645 memScheduler.io.loadFinalIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType 646 memScheduler.io.loadFinalIssueResp(i)(j).bits.resp := RespType.block 647 memScheduler.io.loadFinalIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx 648 memScheduler.io.loadFinalIssueResp(i)(j).bits.uopIdx.foreach(_ := toMem(i)(j).bits.vpu.get.vuopIdx) 649 memScheduler.io.loadFinalIssueResp(i)(j).bits.sqIdx.foreach(_ := toMem(i)(j).bits.sqIdx.get) 650 memScheduler.io.loadFinalIssueResp(i)(j).bits.lqIdx.foreach(_ := toMem(i)(j).bits.lqIdx.get) 651 } 652 653 if (memScheduler.io.vecLoadFinalIssueResp(i).nonEmpty && memExuBlocksHasVecLoad(i)(j)) { 654 memScheduler.io.vecLoadFinalIssueResp(i)(j).valid := issueTimeout 655 memScheduler.io.vecLoadFinalIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType 656 memScheduler.io.vecLoadFinalIssueResp(i)(j).bits.resp := RespType.block 657 memScheduler.io.vecLoadFinalIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx 658 memScheduler.io.vecLoadFinalIssueResp(i)(j).bits.uopIdx.foreach(_ := toMem(i)(j).bits.vpu.get.vuopIdx) 659 memScheduler.io.vecLoadFinalIssueResp(i)(j).bits.sqIdx.foreach(_ := toMem(i)(j).bits.sqIdx.get) 660 memScheduler.io.vecLoadFinalIssueResp(i)(j).bits.lqIdx.foreach(_ := toMem(i)(j).bits.lqIdx.get) 661 } 662 663 NewPipelineConnect( 664 bypassNetwork.io.toExus.mem(i)(j), toMem(i)(j), toMem(i)(j).fire, 665 Mux( 666 bypassNetwork.io.toExus.mem(i)(j).fire, 667 bypassNetwork.io.toExus.mem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel, 668 toMem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || issueTimeout 669 ), 670 Option("bypassNetwork2toMemExus") 671 ) 672 673 if (memScheduler.io.memAddrIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) { 674 memScheduler.io.memAddrIssueResp(i)(j).valid := toMem(i)(j).fire && FuType.isLoad(toMem(i)(j).bits.fuType) 675 memScheduler.io.memAddrIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType 676 memScheduler.io.memAddrIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx 677 memScheduler.io.memAddrIssueResp(i)(j).bits.sqIdx.foreach(_ := toMem(i)(j).bits.sqIdx.get) 678 memScheduler.io.memAddrIssueResp(i)(j).bits.lqIdx.foreach(_ := toMem(i)(j).bits.lqIdx.get) 679 memScheduler.io.memAddrIssueResp(i)(j).bits.resp := RespType.success // for load inst, firing at toMem means issuing successfully 680 } 681 682 if (memScheduler.io.vecLoadIssueResp(i).nonEmpty && memExuBlocksHasVecLoad(i)(j)) { 683 memScheduler.io.vecLoadIssueResp(i)(j) match { 684 case resp => 685 resp.valid := toMem(i)(j).fire && VlduType.isVecLd(toMem(i)(j).bits.fuOpType) 686 resp.bits.fuType := toMem(i)(j).bits.fuType 687 resp.bits.robIdx := toMem(i)(j).bits.robIdx 688 resp.bits.uopIdx.get := toMem(i)(j).bits.vpu.get.vuopIdx 689 resp.bits.sqIdx.get := toMem(i)(j).bits.sqIdx.get 690 resp.bits.lqIdx.get := toMem(i)(j).bits.lqIdx.get 691 resp.bits.resp := RespType.success 692 } 693 if (backendParams.debugEn){ 694 dontTouch(memScheduler.io.vecLoadIssueResp(i)(j)) 695 } 696 } 697 } 698 } 699 700 io.mem.redirect := ctrlBlock.io.redirect 701 io.mem.issueUops.zip(toMem.flatten).foreach { case (sink, source) => 702 val enableMdp = Constantin.createRecord("EnableMdp", true) 703 sink.valid := source.valid 704 source.ready := sink.ready 705 sink.bits.iqIdx := source.bits.iqIdx 706 sink.bits.isFirstIssue := source.bits.isFirstIssue 707 sink.bits.uop := 0.U.asTypeOf(sink.bits.uop) 708 sink.bits.src := 0.U.asTypeOf(sink.bits.src) 709 sink.bits.src.zip(source.bits.src).foreach { case (l, r) => l := r} 710 sink.bits.uop.fuType := source.bits.fuType 711 sink.bits.uop.fuOpType := source.bits.fuOpType 712 sink.bits.uop.imm := source.bits.imm 713 sink.bits.uop.robIdx := source.bits.robIdx 714 sink.bits.uop.pdest := source.bits.pdest 715 sink.bits.uop.rfWen := source.bits.rfWen.getOrElse(false.B) 716 sink.bits.uop.fpWen := source.bits.fpWen.getOrElse(false.B) 717 sink.bits.uop.vecWen := source.bits.vecWen.getOrElse(false.B) 718 sink.bits.uop.v0Wen := source.bits.v0Wen.getOrElse(false.B) 719 sink.bits.uop.vlWen := source.bits.vlWen.getOrElse(false.B) 720 sink.bits.uop.flushPipe := source.bits.flushPipe.getOrElse(false.B) 721 sink.bits.uop.pc := source.bits.pc.getOrElse(0.U) 722 sink.bits.uop.loadWaitBit := Mux(enableMdp, source.bits.loadWaitBit.getOrElse(false.B), false.B) 723 sink.bits.uop.waitForRobIdx := Mux(enableMdp, source.bits.waitForRobIdx.getOrElse(0.U.asTypeOf(new RobPtr)), 0.U.asTypeOf(new RobPtr)) 724 sink.bits.uop.storeSetHit := Mux(enableMdp, source.bits.storeSetHit.getOrElse(false.B), false.B) 725 sink.bits.uop.loadWaitStrict := Mux(enableMdp, source.bits.loadWaitStrict.getOrElse(false.B), false.B) 726 sink.bits.uop.ssid := Mux(enableMdp, source.bits.ssid.getOrElse(0.U(SSIDWidth.W)), 0.U(SSIDWidth.W)) 727 sink.bits.uop.lqIdx := source.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr)) 728 sink.bits.uop.sqIdx := source.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr)) 729 sink.bits.uop.ftqPtr := source.bits.ftqIdx.getOrElse(0.U.asTypeOf(new FtqPtr)) 730 sink.bits.uop.ftqOffset := source.bits.ftqOffset.getOrElse(0.U) 731 sink.bits.uop.debugInfo := source.bits.perfDebugInfo 732 sink.bits.uop.vpu := source.bits.vpu.getOrElse(0.U.asTypeOf(new VPUCtrlSignals)) 733 sink.bits.uop.preDecodeInfo := source.bits.preDecode.getOrElse(0.U.asTypeOf(new PreDecodeInfo)) 734 sink.bits.uop.numLsElem := source.bits.numLsElem.getOrElse(0.U) // Todo: remove this bundle, keep only the one below 735 sink.bits.flowNum.foreach(_ := source.bits.numLsElem.get) 736 } 737 io.mem.loadFastMatch := memScheduler.io.toMem.get.loadFastMatch.map(_.fastMatch) 738 io.mem.loadFastImm := memScheduler.io.toMem.get.loadFastMatch.map(_.fastImm) 739 io.mem.tlbCsr := csrio.tlb 740 io.mem.csrCtrl := csrio.customCtrl 741 io.mem.sfence := fenceio.sfence 742 io.mem.isStoreException := CommitType.lsInstIsStore(ctrlBlock.io.robio.exception.bits.commitType) 743 io.mem.isVlsException := ctrlBlock.io.robio.exception.bits.vls 744 745 io.mem.storePcRead.zipWithIndex.foreach { case (storePcRead, i) => 746 storePcRead := ctrlBlock.io.memStPcRead(i).data 747 ctrlBlock.io.memStPcRead(i).valid := io.mem.issueSta(i).valid 748 ctrlBlock.io.memStPcRead(i).ptr := io.mem.issueSta(i).bits.uop.ftqPtr 749 ctrlBlock.io.memStPcRead(i).offset := io.mem.issueSta(i).bits.uop.ftqOffset 750 } 751 752 io.mem.hyuPcRead.zipWithIndex.foreach( { case (hyuPcRead, i) => 753 hyuPcRead := ctrlBlock.io.memHyPcRead(i).data 754 ctrlBlock.io.memHyPcRead(i).valid := io.mem.issueHylda(i).valid 755 ctrlBlock.io.memHyPcRead(i).ptr := io.mem.issueHylda(i).bits.uop.ftqPtr 756 ctrlBlock.io.memHyPcRead(i).offset := io.mem.issueHylda(i).bits.uop.ftqOffset 757 }) 758 759 ctrlBlock.io.robio.robHeadLsIssue := io.mem.issueUops.map(deq => deq.fire && deq.bits.uop.robIdx === ctrlBlock.io.robio.robDeqPtr).reduce(_ || _) 760 761 // mem io 762 io.mem.robLsqIO <> ctrlBlock.io.robio.lsq 763 io.mem.storeDebugInfo <> ctrlBlock.io.robio.storeDebugInfo 764 765 io.frontendSfence := fenceio.sfence 766 io.frontendTlbCsr := csrio.tlb 767 io.frontendCsrCtrl := csrio.customCtrl 768 769 io.tlb <> csrio.tlb 770 771 io.csrCustomCtrl := csrio.customCtrl 772 773 io.toTop.cpuHalted := ctrlBlock.io.toTop.cpuHalt 774 775 io.traceCoreInterface <> ctrlBlock.io.traceCoreInterface 776 777 io.debugTopDown.fromRob := ctrlBlock.io.debugTopDown.fromRob 778 ctrlBlock.io.debugTopDown.fromCore := io.debugTopDown.fromCore 779 780 io.debugRolling := ctrlBlock.io.debugRolling 781 782 if(backendParams.debugEn) { 783 dontTouch(memScheduler.io) 784 dontTouch(dataPath.io.toMemExu) 785 dontTouch(wbDataPath.io.fromMemExu) 786 } 787 788 // reset tree 789 if (p(DebugOptionsKey).ResetGen) { 790 val rightResetTree = ResetGenNode(Seq( 791 ModuleNode(dataPath), 792 ModuleNode(intExuBlock), 793 ModuleNode(fpExuBlock), 794 ModuleNode(vfExuBlock), 795 ModuleNode(bypassNetwork), 796 ModuleNode(wbDataPath) 797 )) 798 val leftResetTree = ResetGenNode(Seq( 799 ModuleNode(intScheduler), 800 ModuleNode(fpScheduler), 801 ModuleNode(vfScheduler), 802 ModuleNode(memScheduler), 803 ModuleNode(og2ForVector), 804 ModuleNode(wbFuBusyTable), 805 ResetGenNode(Seq( 806 ModuleNode(ctrlBlock), 807 // ResetGenNode(Seq( 808 CellNode(io.frontendReset) 809 // )) 810 )) 811 )) 812 ResetGen(leftResetTree, reset, sim = false) 813 ResetGen(rightResetTree, reset, sim = false) 814 } else { 815 io.frontendReset := DontCare 816 } 817 818 // perf events 819 val pfevent = Module(new PFEvent) 820 pfevent.io.distribute_csr := RegNext(csrio.customCtrl.distribute_csr) 821 val csrevents = pfevent.io.hpmevent.slice(8,16) 822 823 val ctrlBlockPerf = ctrlBlock.getPerfEvents 824 val intSchedulerPerf = intScheduler.asInstanceOf[SchedulerArithImp].getPerfEvents 825 val fpSchedulerPerf = fpScheduler.asInstanceOf[SchedulerArithImp].getPerfEvents 826 val vecSchedulerPerf = vfScheduler.asInstanceOf[SchedulerArithImp].getPerfEvents 827 val memSchedulerPerf = memScheduler.asInstanceOf[SchedulerMemImp].getPerfEvents 828 829 val perfBackend = Seq() 830 // let index = 0 be no event 831 val allPerfEvents = Seq(("noEvent", 0.U)) ++ ctrlBlockPerf ++ intSchedulerPerf ++ fpSchedulerPerf ++ vecSchedulerPerf ++ memSchedulerPerf ++ perfBackend 832 833 834 if (printEventCoding) { 835 for (((name, inc), i) <- allPerfEvents.zipWithIndex) { 836 println("backend perfEvents Set", name, inc, i) 837 } 838 } 839 840 val allPerfInc = allPerfEvents.map(_._2.asTypeOf(new PerfEvent)) 841 val perfEvents = HPerfMonitor(csrevents, allPerfInc).getPerfEvents 842 csrio.perf.perfEventsBackend := VecInit(perfEvents.map(_._2.asTypeOf(new PerfEvent))) 843 844 val ctrlBlockError = ctrlBlock.getCriticalErrors 845 val intExuBlockError = intExuBlock.getCriticalErrors 846 val criticalErrors = ctrlBlockError ++ intExuBlockError 847 848 if (printCriticalError) { 849 for (((name, error), _) <- criticalErrors.zipWithIndex) { 850 XSError(error, s"critical error: $name \n") 851 } 852 } 853 854 // expand to collect frontend/memblock/L2 critical errors 855 backendCriticalError := criticalErrors.map(_._2).reduce(_ || _) 856 857 io.toTop.cpuCriticalError := csrio.criticalErrorState 858} 859 860class BackendMemIO(implicit p: Parameters, params: BackendParams) extends XSBundle { 861 // Since fast load replay always use load unit 0, Backend flips two load port to avoid conflicts 862 val flippedLda = true 863 // params alias 864 private val LoadQueueSize = VirtualLoadQueueSize 865 // In/Out // Todo: split it into one-direction bundle 866 val lsqEnqIO = Flipped(new LsqEnqIO) 867 val robLsqIO = new RobLsqIO 868 val ldaIqFeedback = Vec(params.LduCnt, Flipped(new MemRSFeedbackIO)) 869 val staIqFeedback = Vec(params.StaCnt, Flipped(new MemRSFeedbackIO)) 870 val hyuIqFeedback = Vec(params.HyuCnt, Flipped(new MemRSFeedbackIO)) 871 val vstuIqFeedback = Flipped(Vec(params.VstuCnt, new MemRSFeedbackIO(isVector = true))) 872 val vlduIqFeedback = Flipped(Vec(params.VlduCnt, new MemRSFeedbackIO(isVector = true))) 873 val ldCancel = Vec(params.LdExuCnt, Input(new LoadCancelIO)) 874 val wakeup = Vec(params.LdExuCnt, Flipped(Valid(new DynInst))) 875 val storePcRead = Vec(params.StaCnt, Output(UInt(VAddrBits.W))) 876 val hyuPcRead = Vec(params.HyuCnt, Output(UInt(VAddrBits.W))) 877 // Input 878 val writebackLda = Vec(params.LduCnt, Flipped(DecoupledIO(new MemExuOutput))) 879 val writebackSta = Vec(params.StaCnt, Flipped(DecoupledIO(new MemExuOutput))) 880 val writebackStd = Vec(params.StdCnt, Flipped(DecoupledIO(new MemExuOutput))) 881 val writebackHyuLda = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput))) 882 val writebackHyuSta = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput))) 883 val writebackVldu = Vec(params.VlduCnt, Flipped(DecoupledIO(new MemExuOutput(true)))) 884 885 val s3_delayed_load_error = Input(Vec(LoadPipelineWidth, Bool())) 886 val stIn = Input(Vec(params.StaExuCnt, ValidIO(new DynInst()))) 887 val memoryViolation = Flipped(ValidIO(new Redirect)) 888 val exceptionAddr = Input(new Bundle { 889 val vaddr = UInt(XLEN.W) 890 val gpaddr = UInt(XLEN.W) 891 val isForVSnonLeafPTE = Bool() 892 }) 893 val sqDeq = Input(UInt(log2Ceil(EnsbufferWidth + 1).W)) 894 val lqDeq = Input(UInt(log2Up(CommitWidth + 1).W)) 895 val sqDeqPtr = Input(new SqPtr) 896 val lqDeqPtr = Input(new LqPtr) 897 898 val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W)) 899 val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W)) 900 901 val lqCanAccept = Input(Bool()) 902 val sqCanAccept = Input(Bool()) 903 904 val otherFastWakeup = Flipped(Vec(params.LduCnt + params.HyuCnt, ValidIO(new DynInst))) 905 val stIssuePtr = Input(new SqPtr()) 906 907 val debugLS = Flipped(Output(new DebugLSIO)) 908 909 val lsTopdownInfo = Vec(params.LduCnt + params.HyuCnt, Flipped(Output(new LsTopdownInfo))) 910 // Output 911 val redirect = ValidIO(new Redirect) // rob flush MemBlock 912 val issueLda = MixedVec(Seq.fill(params.LduCnt)(DecoupledIO(new MemExuInput()))) 913 val issueSta = MixedVec(Seq.fill(params.StaCnt)(DecoupledIO(new MemExuInput()))) 914 val issueStd = MixedVec(Seq.fill(params.StdCnt)(DecoupledIO(new MemExuInput()))) 915 val issueHylda = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput()))) 916 val issueHysta = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput()))) 917 val issueVldu = MixedVec(Seq.fill(params.VlduCnt)(DecoupledIO(new MemExuInput(true)))) 918 919 val loadFastMatch = Vec(params.LduCnt, Output(UInt(params.LduCnt.W))) 920 val loadFastImm = Vec(params.LduCnt, Output(UInt(12.W))) // Imm_I 921 922 val tlbCsr = Output(new TlbCsrBundle) 923 val csrCtrl = Output(new CustomCSRCtrlIO) 924 val sfence = Output(new SfenceBundle) 925 val isStoreException = Output(Bool()) 926 val isVlsException = Output(Bool()) 927 928 // ATTENTION: The issue ports' sequence order should be the same as IQs' deq config 929 private [backend] def issueUops: Seq[DecoupledIO[MemExuInput]] = { 930 issueSta ++ 931 issueHylda ++ issueHysta ++ 932 issueLda ++ 933 issueVldu ++ 934 issueStd 935 }.toSeq 936 937 // ATTENTION: The writeback ports' sequence order should be the same as IQs' deq config 938 private [backend] def writeBack: Seq[DecoupledIO[MemExuOutput]] = { 939 writebackSta ++ 940 writebackHyuLda ++ writebackHyuSta ++ 941 writebackLda ++ 942 writebackVldu ++ 943 writebackStd 944 } 945 946 // store event difftest information 947 val storeDebugInfo = Vec(EnsbufferWidth, new Bundle { 948 val robidx = Input(new RobPtr) 949 val pc = Output(UInt(VAddrBits.W)) 950 }) 951} 952 953class TopToBackendBundle(implicit p: Parameters) extends XSBundle { 954 val hartId = Output(UInt(hartIdLen.W)) 955 val externalInterrupt = Output(new ExternalInterruptIO) 956 val msiInfo = Output(ValidIO(new MsiInfoBundle)) 957 val clintTime = Output(ValidIO(UInt(64.W))) 958} 959 960class BackendToTopBundle extends Bundle { 961 val cpuHalted = Output(Bool()) 962 val cpuCriticalError = Output(Bool()) 963} 964 965class BackendIO(implicit p: Parameters, params: BackendParams) extends XSBundle with HasSoCParameter { 966 val fromTop = Flipped(new TopToBackendBundle) 967 968 val toTop = new BackendToTopBundle 969 970 val traceCoreInterface = new TraceCoreInterface 971 972 val fenceio = new FenceIO 973 // Todo: merge these bundles into BackendFrontendIO 974 val frontend = Flipped(new FrontendToCtrlIO) 975 val frontendSfence = Output(new SfenceBundle) 976 val frontendCsrCtrl = Output(new CustomCSRCtrlIO) 977 val frontendTlbCsr = Output(new TlbCsrBundle) 978 val frontendReset = Output(Reset()) 979 980 val mem = new BackendMemIO 981 982 val perf = Input(new PerfCounterIO) 983 984 val tlb = Output(new TlbCsrBundle) 985 986 val csrCustomCtrl = Output(new CustomCSRCtrlIO) 987 988 val debugTopDown = new Bundle { 989 val fromRob = new RobCoreTopDownIO 990 val fromCore = new CoreDispatchTopDownIO 991 } 992 val debugRolling = new RobDebugRollingIO 993} 994