18537b88aSTang Haojin/*************************************************************************************** 28537b88aSTang Haojin* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC) 38537b88aSTang Haojin* Copyright (c) 2024 Institute of Computing Technology, Chinese Academy of Sciences 48537b88aSTang Haojin* 58537b88aSTang Haojin* XiangShan is licensed under Mulan PSL v2. 68537b88aSTang Haojin* You can use this software according to the terms and conditions of the Mulan PSL v2. 78537b88aSTang Haojin* You may obtain a copy of Mulan PSL v2 at: 88537b88aSTang Haojin* http://license.coscl.org.cn/MulanPSL2 98537b88aSTang Haojin* 108537b88aSTang Haojin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 118537b88aSTang Haojin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 128537b88aSTang Haojin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 138537b88aSTang Haojin* 148537b88aSTang Haojin* See the Mulan PSL v2 for more details. 158537b88aSTang Haojin***************************************************************************************/ 168537b88aSTang Haojin 178537b88aSTang Haojinpackage xiangshan 188537b88aSTang Haojin 198537b88aSTang Haojinimport chisel3._ 208537b88aSTang Haojinimport chisel3.util._ 218537b88aSTang Haojinimport org.chipsalliance.cde.config._ 228537b88aSTang Haojinimport freechips.rocketchip.diplomacy._ 238537b88aSTang Haojinimport freechips.rocketchip.interrupts._ 248537b88aSTang Haojinimport freechips.rocketchip.util._ 258537b88aSTang Haojinimport system.HasSoCParameter 268537b88aSTang Haojinimport device.{IMSICAsync, MsiInfoBundle} 278537b88aSTang Haojinimport coupledL2.tl2chi.{PortIO, AsyncPortIO, CHIAsyncBridgeSource} 28*7ff4ebdcSTang Haojinimport utility.{IntBuffer, ResetGen} 298537b88aSTang Haojin 308537b88aSTang Haojin// This module is used for XSNoCTop for async time domain and divide different 318537b88aSTang Haojin// voltage domain. Everything in this module should be in the core clock domain 328537b88aSTang Haojin// and higher voltage domain. 338537b88aSTang Haojinclass XSTileWrap()(implicit p: Parameters) extends LazyModule 348537b88aSTang Haojin with HasXSParameter 358537b88aSTang Haojin with HasSoCParameter 368537b88aSTang Haojin{ 378537b88aSTang Haojin override def shouldBeInlined: Boolean = false 388537b88aSTang Haojin 398537b88aSTang Haojin val tile = LazyModule(new XSTile()) 408537b88aSTang Haojin 418537b88aSTang Haojin // interrupts sync 428537b88aSTang Haojin val clintIntNode = IntIdentityNode() 438537b88aSTang Haojin val debugIntNode = IntIdentityNode() 448537b88aSTang Haojin val plicIntNode = IntIdentityNode() 45*7ff4ebdcSTang Haojin val beuIntNode = IntIdentityNode() 46*7ff4ebdcSTang Haojin tile.clint_int_node := IntBuffer(3, cdc = true) := clintIntNode 47*7ff4ebdcSTang Haojin tile.debug_int_node := IntBuffer(3, cdc = true) := debugIntNode 48*7ff4ebdcSTang Haojin tile.plic_int_node :*= IntBuffer(3, cdc = true) :*= plicIntNode 49*7ff4ebdcSTang Haojin beuIntNode := IntBuffer() := tile.beu_int_source 50*7ff4ebdcSTang Haojin class XSTileWrapImp(wrapper: LazyModule) extends LazyRawModuleImp(wrapper) { 51*7ff4ebdcSTang Haojin val clock = IO(Input(Clock())) 52*7ff4ebdcSTang Haojin val reset = IO(Input(AsyncReset())) 53*7ff4ebdcSTang Haojin val noc_reset = EnableCHIAsyncBridge.map(_ => IO(Input(AsyncReset()))) 54*7ff4ebdcSTang Haojin val soc_reset = IO(Input(AsyncReset())) 558537b88aSTang Haojin val io = IO(new Bundle { 568537b88aSTang Haojin val hartId = Input(UInt(hartIdLen.W)) 578537b88aSTang Haojin val msiInfo = Input(ValidIO(new MsiInfoBundle)) 588537b88aSTang Haojin val reset_vector = Input(UInt(PAddrBits.W)) 598537b88aSTang Haojin val cpu_halt = Output(Bool()) 60b30cb8bfSGuanghui Cheng val hartIsInReset = Output(Bool()) 618537b88aSTang Haojin val debugTopDown = new Bundle { 628537b88aSTang Haojin val robHeadPaddr = Valid(UInt(PAddrBits.W)) 638537b88aSTang Haojin val l3MissMatch = Input(Bool()) 648537b88aSTang Haojin } 65e2725c9eSzhanglinjuan val chi = EnableCHIAsyncBridge match { 66*7ff4ebdcSTang Haojin case Some(param) => new AsyncPortIO(param) 67*7ff4ebdcSTang Haojin case None => new PortIO 68e2725c9eSzhanglinjuan } 698537b88aSTang Haojin val nodeID = if (enableCHI) Some(Input(UInt(NodeIDWidth.W))) else None 70e2725c9eSzhanglinjuan val clintTime = EnableClintAsyncBridge match { 71*7ff4ebdcSTang Haojin case Some(param) => Flipped(new AsyncBundle(UInt(64.W), param)) 72*7ff4ebdcSTang Haojin case None => Input(ValidIO(UInt(64.W))) 73e2725c9eSzhanglinjuan } 748537b88aSTang Haojin }) 758537b88aSTang Haojin 76*7ff4ebdcSTang Haojin val reset_sync = withClockAndReset(clock, reset)(ResetGen()) 77*7ff4ebdcSTang Haojin val noc_reset_sync = EnableCHIAsyncBridge.map(_ => withClockAndReset(clock, noc_reset.get)(ResetGen())) 78*7ff4ebdcSTang Haojin val soc_reset_sync = withClockAndReset(clock, soc_reset)(ResetGen()) 79*7ff4ebdcSTang Haojin 80*7ff4ebdcSTang Haojin // override LazyRawModuleImp's clock and reset 81*7ff4ebdcSTang Haojin childClock := clock 82*7ff4ebdcSTang Haojin childReset := reset_sync 83*7ff4ebdcSTang Haojin 84*7ff4ebdcSTang Haojin val imsicAsync = withClockAndReset(clock, reset_sync)(Module(new IMSICAsync())) 858537b88aSTang Haojin imsicAsync.i.msiInfo := io.msiInfo 868537b88aSTang Haojin 878537b88aSTang Haojin tile.module.io.hartId := io.hartId 888537b88aSTang Haojin tile.module.io.msiInfo := imsicAsync.o.msiInfo 898537b88aSTang Haojin tile.module.io.reset_vector := io.reset_vector 908537b88aSTang Haojin io.cpu_halt := tile.module.io.cpu_halt 91b30cb8bfSGuanghui Cheng io.hartIsInReset := tile.module.io.hartIsInReset 928537b88aSTang Haojin io.debugTopDown <> tile.module.io.debugTopDown 938537b88aSTang Haojin tile.module.io.nodeID.foreach(_ := io.nodeID.get) 948537b88aSTang Haojin 958537b88aSTang Haojin // CLINT Async Queue Sink 96e2725c9eSzhanglinjuan EnableClintAsyncBridge match { 97e2725c9eSzhanglinjuan case Some(param) => 98*7ff4ebdcSTang Haojin val sink = withClockAndReset(clock, soc_reset_sync)(Module(new AsyncQueueSink(UInt(64.W), param))) 99*7ff4ebdcSTang Haojin sink.io.async <> io.clintTime 100e2725c9eSzhanglinjuan sink.io.deq.ready := true.B 101e2725c9eSzhanglinjuan tile.module.io.clintTime.valid := sink.io.deq.valid 102e2725c9eSzhanglinjuan tile.module.io.clintTime.bits := sink.io.deq.bits 103e2725c9eSzhanglinjuan case None => 104*7ff4ebdcSTang Haojin tile.module.io.clintTime := io.clintTime 105e2725c9eSzhanglinjuan } 1068537b88aSTang Haojin 1078537b88aSTang Haojin // CHI Async Queue Source 108e2725c9eSzhanglinjuan EnableCHIAsyncBridge match { 109e2725c9eSzhanglinjuan case Some(param) => 110*7ff4ebdcSTang Haojin val source = withClockAndReset(clock, noc_reset_sync.get)(Module(new CHIAsyncBridgeSource(param))) 111e2725c9eSzhanglinjuan source.io.enq <> tile.module.io.chi.get 112*7ff4ebdcSTang Haojin io.chi <> source.io.async 113e2725c9eSzhanglinjuan case None => 114e2725c9eSzhanglinjuan require(enableCHI) 115*7ff4ebdcSTang Haojin io.chi <> tile.module.io.chi.get 1168537b88aSTang Haojin } 1178537b88aSTang Haojin 118*7ff4ebdcSTang Haojin withClockAndReset(clock, reset_sync) { 119*7ff4ebdcSTang Haojin // Modules are reset one by one 120*7ff4ebdcSTang Haojin // reset ----> SYNC --> XSTile 121*7ff4ebdcSTang Haojin val resetChain = Seq(Seq(tile.module)) 122*7ff4ebdcSTang Haojin ResetGen(resetChain, reset_sync, !debugOpts.FPGAPlatform) 123*7ff4ebdcSTang Haojin } 1248537b88aSTang Haojin dontTouch(io.hartId) 1258537b88aSTang Haojin dontTouch(io.msiInfo) 1268537b88aSTang Haojin } 1278537b88aSTang Haojin lazy val module = new XSTileWrapImp(this) 1288537b88aSTang Haojin} 129