18537b88aSTang Haojin/*************************************************************************************** 28537b88aSTang Haojin* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC) 38537b88aSTang Haojin* Copyright (c) 2024 Institute of Computing Technology, Chinese Academy of Sciences 48537b88aSTang Haojin* 58537b88aSTang Haojin* XiangShan is licensed under Mulan PSL v2. 68537b88aSTang Haojin* You can use this software according to the terms and conditions of the Mulan PSL v2. 78537b88aSTang Haojin* You may obtain a copy of Mulan PSL v2 at: 88537b88aSTang Haojin* http://license.coscl.org.cn/MulanPSL2 98537b88aSTang Haojin* 108537b88aSTang Haojin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 118537b88aSTang Haojin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 128537b88aSTang Haojin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 138537b88aSTang Haojin* 148537b88aSTang Haojin* See the Mulan PSL v2 for more details. 158537b88aSTang Haojin***************************************************************************************/ 168537b88aSTang Haojin 178537b88aSTang Haojinpackage xiangshan 188537b88aSTang Haojin 198537b88aSTang Haojinimport chisel3._ 208537b88aSTang Haojinimport chisel3.util._ 218537b88aSTang Haojinimport org.chipsalliance.cde.config._ 228537b88aSTang Haojinimport freechips.rocketchip.diplomacy._ 238537b88aSTang Haojinimport freechips.rocketchip.interrupts._ 24*4a699e27Szhanglinjuanimport freechips.rocketchip.tilelink._ 258537b88aSTang Haojinimport freechips.rocketchip.util._ 268537b88aSTang Haojinimport system.HasSoCParameter 278537b88aSTang Haojinimport device.{IMSICAsync, MsiInfoBundle} 288537b88aSTang Haojinimport coupledL2.tl2chi.{PortIO, AsyncPortIO, CHIAsyncBridgeSource} 297ff4ebdcSTang Haojinimport utility.{IntBuffer, ResetGen} 30725e8ddcSchengguanghuiimport xiangshan.backend.trace.TraceCoreInterface 318537b88aSTang Haojin 328537b88aSTang Haojin// This module is used for XSNoCTop for async time domain and divide different 338537b88aSTang Haojin// voltage domain. Everything in this module should be in the core clock domain 348537b88aSTang Haojin// and higher voltage domain. 358537b88aSTang Haojinclass XSTileWrap()(implicit p: Parameters) extends LazyModule 368537b88aSTang Haojin with HasXSParameter 378537b88aSTang Haojin with HasSoCParameter 388537b88aSTang Haojin{ 398537b88aSTang Haojin override def shouldBeInlined: Boolean = false 408537b88aSTang Haojin 418537b88aSTang Haojin val tile = LazyModule(new XSTile()) 428537b88aSTang Haojin 438537b88aSTang Haojin // interrupts sync 448537b88aSTang Haojin val clintIntNode = IntIdentityNode() 458537b88aSTang Haojin val debugIntNode = IntIdentityNode() 468537b88aSTang Haojin val plicIntNode = IntIdentityNode() 477ff4ebdcSTang Haojin val beuIntNode = IntIdentityNode() 488bc90631SZehao Liu val nmiIntNode = IntIdentityNode() 497ff4ebdcSTang Haojin tile.clint_int_node := IntBuffer(3, cdc = true) := clintIntNode 507ff4ebdcSTang Haojin tile.debug_int_node := IntBuffer(3, cdc = true) := debugIntNode 517ff4ebdcSTang Haojin tile.plic_int_node :*= IntBuffer(3, cdc = true) :*= plicIntNode 528bc90631SZehao Liu tile.nmi_int_node := IntBuffer(3, cdc = true) := nmiIntNode 537ff4ebdcSTang Haojin beuIntNode := IntBuffer() := tile.beu_int_source 54*4a699e27Szhanglinjuan 55*4a699e27Szhanglinjuan // seperate DebugModule bus 56*4a699e27Szhanglinjuan val EnableDMAsync = EnableDMAsyncBridge.isDefined 57*4a699e27Szhanglinjuan println(s"SeperateDMBus = $SeperateDMBus") 58*4a699e27Szhanglinjuan println(s"EnableDMAsync = $EnableDMAsync") 59*4a699e27Szhanglinjuan // asynchronous bridge source node 60*4a699e27Szhanglinjuan val dmAsyncSourceOpt = Option.when(SeperateDMBus && EnableDMAsync)(LazyModule(new TLAsyncCrossingSource())) 61*4a699e27Szhanglinjuan dmAsyncSourceOpt.foreach(_.node := tile.sep_dm_opt.get) 62*4a699e27Szhanglinjuan // synchronous source node 63*4a699e27Szhanglinjuan val dmSyncSourceOpt = Option.when(SeperateDMBus && !EnableDMAsync)(TLTempNode()) 64*4a699e27Szhanglinjuan dmSyncSourceOpt.foreach(_ := tile.sep_dm_opt.get) 65*4a699e27Szhanglinjuan 667ff4ebdcSTang Haojin class XSTileWrapImp(wrapper: LazyModule) extends LazyRawModuleImp(wrapper) { 677ff4ebdcSTang Haojin val clock = IO(Input(Clock())) 687ff4ebdcSTang Haojin val reset = IO(Input(AsyncReset())) 697ff4ebdcSTang Haojin val noc_reset = EnableCHIAsyncBridge.map(_ => IO(Input(AsyncReset()))) 707ff4ebdcSTang Haojin val soc_reset = IO(Input(AsyncReset())) 718537b88aSTang Haojin val io = IO(new Bundle { 728537b88aSTang Haojin val hartId = Input(UInt(hartIdLen.W)) 738537b88aSTang Haojin val msiInfo = Input(ValidIO(new MsiInfoBundle)) 748537b88aSTang Haojin val reset_vector = Input(UInt(PAddrBits.W)) 758537b88aSTang Haojin val cpu_halt = Output(Bool()) 7685a8d7caSZehao Liu val cpu_crtical_error = Output(Bool()) 773a3744e4Schengguanghui val hartResetReq = Input(Bool()) 78b30cb8bfSGuanghui Cheng val hartIsInReset = Output(Bool()) 79725e8ddcSchengguanghui val traceCoreInterface = new TraceCoreInterface 808537b88aSTang Haojin val debugTopDown = new Bundle { 818537b88aSTang Haojin val robHeadPaddr = Valid(UInt(PAddrBits.W)) 828537b88aSTang Haojin val l3MissMatch = Input(Bool()) 838537b88aSTang Haojin } 84e836c770SZhaoyang You val l3Miss = Input(Bool()) 85e2725c9eSzhanglinjuan val chi = EnableCHIAsyncBridge match { 867ff4ebdcSTang Haojin case Some(param) => new AsyncPortIO(param) 877ff4ebdcSTang Haojin case None => new PortIO 88e2725c9eSzhanglinjuan } 898537b88aSTang Haojin val nodeID = if (enableCHI) Some(Input(UInt(NodeIDWidth.W))) else None 90e2725c9eSzhanglinjuan val clintTime = EnableClintAsyncBridge match { 917ff4ebdcSTang Haojin case Some(param) => Flipped(new AsyncBundle(UInt(64.W), param)) 927ff4ebdcSTang Haojin case None => Input(ValidIO(UInt(64.W))) 93e2725c9eSzhanglinjuan } 948537b88aSTang Haojin }) 958537b88aSTang Haojin 963a3744e4Schengguanghui val reset_sync = withClockAndReset(clock, (reset.asBool || io.hartResetReq).asAsyncReset)(ResetGen()) 977ff4ebdcSTang Haojin val noc_reset_sync = EnableCHIAsyncBridge.map(_ => withClockAndReset(clock, noc_reset.get)(ResetGen())) 987ff4ebdcSTang Haojin val soc_reset_sync = withClockAndReset(clock, soc_reset)(ResetGen()) 997ff4ebdcSTang Haojin 1007ff4ebdcSTang Haojin // override LazyRawModuleImp's clock and reset 1017ff4ebdcSTang Haojin childClock := clock 1027ff4ebdcSTang Haojin childReset := reset_sync 1037ff4ebdcSTang Haojin 1047ff4ebdcSTang Haojin val imsicAsync = withClockAndReset(clock, reset_sync)(Module(new IMSICAsync())) 1058537b88aSTang Haojin imsicAsync.i.msiInfo := io.msiInfo 1068537b88aSTang Haojin 1078537b88aSTang Haojin tile.module.io.hartId := io.hartId 1088537b88aSTang Haojin tile.module.io.msiInfo := imsicAsync.o.msiInfo 1098537b88aSTang Haojin tile.module.io.reset_vector := io.reset_vector 1108537b88aSTang Haojin io.cpu_halt := tile.module.io.cpu_halt 11185a8d7caSZehao Liu io.cpu_crtical_error := tile.module.io.cpu_crtical_error 112b30cb8bfSGuanghui Cheng io.hartIsInReset := tile.module.io.hartIsInReset 113725e8ddcSchengguanghui io.traceCoreInterface <> tile.module.io.traceCoreInterface 1148537b88aSTang Haojin io.debugTopDown <> tile.module.io.debugTopDown 115e836c770SZhaoyang You tile.module.io.l3Miss := io.l3Miss 1168537b88aSTang Haojin tile.module.io.nodeID.foreach(_ := io.nodeID.get) 1178537b88aSTang Haojin 1188537b88aSTang Haojin // CLINT Async Queue Sink 119e2725c9eSzhanglinjuan EnableClintAsyncBridge match { 120e2725c9eSzhanglinjuan case Some(param) => 1217ff4ebdcSTang Haojin val sink = withClockAndReset(clock, soc_reset_sync)(Module(new AsyncQueueSink(UInt(64.W), param))) 1227ff4ebdcSTang Haojin sink.io.async <> io.clintTime 123e2725c9eSzhanglinjuan sink.io.deq.ready := true.B 124e2725c9eSzhanglinjuan tile.module.io.clintTime.valid := sink.io.deq.valid 125e2725c9eSzhanglinjuan tile.module.io.clintTime.bits := sink.io.deq.bits 126e2725c9eSzhanglinjuan case None => 1277ff4ebdcSTang Haojin tile.module.io.clintTime := io.clintTime 128e2725c9eSzhanglinjuan } 1298537b88aSTang Haojin 1308537b88aSTang Haojin // CHI Async Queue Source 131e2725c9eSzhanglinjuan EnableCHIAsyncBridge match { 132e2725c9eSzhanglinjuan case Some(param) => 1337ff4ebdcSTang Haojin val source = withClockAndReset(clock, noc_reset_sync.get)(Module(new CHIAsyncBridgeSource(param))) 134e2725c9eSzhanglinjuan source.io.enq <> tile.module.io.chi.get 1357ff4ebdcSTang Haojin io.chi <> source.io.async 136e2725c9eSzhanglinjuan case None => 137e2725c9eSzhanglinjuan require(enableCHI) 1387ff4ebdcSTang Haojin io.chi <> tile.module.io.chi.get 1398537b88aSTang Haojin } 1408537b88aSTang Haojin 141*4a699e27Szhanglinjuan // Seperate DebugModule TL Async Queue Source 142*4a699e27Szhanglinjuan if (SeperateDMBus && EnableDMAsync) { 143*4a699e27Szhanglinjuan dmAsyncSourceOpt.get.module.clock := clock 144*4a699e27Szhanglinjuan dmAsyncSourceOpt.get.module.reset := soc_reset_sync 145*4a699e27Szhanglinjuan } 146*4a699e27Szhanglinjuan 1477ff4ebdcSTang Haojin withClockAndReset(clock, reset_sync) { 1487ff4ebdcSTang Haojin // Modules are reset one by one 1497ff4ebdcSTang Haojin // reset ----> SYNC --> XSTile 1507ff4ebdcSTang Haojin val resetChain = Seq(Seq(tile.module)) 1517ff4ebdcSTang Haojin ResetGen(resetChain, reset_sync, !debugOpts.FPGAPlatform) 1527ff4ebdcSTang Haojin } 1538537b88aSTang Haojin dontTouch(io.hartId) 1548537b88aSTang Haojin dontTouch(io.msiInfo) 1558537b88aSTang Haojin } 1568537b88aSTang Haojin lazy val module = new XSTileWrapImp(this) 1578537b88aSTang Haojin} 158