1package xiangshan 2 3import chisel3._ 4import chipsalliance.rocketchip.config.{Config, Parameters} 5import chisel3.util.{Valid, ValidIO} 6import freechips.rocketchip.diplomacy.{BundleBridgeSink, LazyModule, LazyModuleImp, LazyModuleImpLike} 7import freechips.rocketchip.interrupts.{IntSinkNode, IntSinkPortParameters, IntSinkPortSimple} 8import freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, BusErrors} 9import freechips.rocketchip.tilelink.{BankBinder, TLBuffer, TLIdentityNode, TLNode, TLTempNode, TLXbar} 10import huancun.debug.TLLogger 11import huancun.{HCCacheParamsKey, HuanCun} 12import system.HasSoCParameter 13import top.BusPerfMonitor 14import utils.{DelayN, ResetGen, TLClientsMerger, TLEdgeBuffer} 15 16class L1BusErrorUnitInfo(implicit val p: Parameters) extends Bundle with HasSoCParameter { 17 val ecc_error = Valid(UInt(soc.PAddrBits.W)) 18} 19 20class XSL1BusErrors()(implicit val p: Parameters) extends BusErrors { 21 val icache = new L1BusErrorUnitInfo 22 val dcache = new L1BusErrorUnitInfo 23 val l2 = new L1BusErrorUnitInfo 24 25 override def toErrorList: List[Option[(ValidIO[UInt], String, String)]] = 26 List( 27 Some(icache.ecc_error, "I_ECC", "Icache ecc error"), 28 Some(dcache.ecc_error, "D_ECC", "Dcache ecc error"), 29 Some(l2.ecc_error, "L2_ECC", "L2Cache ecc error") 30 ) 31} 32 33/** 34 * XSTileMisc contains every module except Core and L2 Cache 35 */ 36class XSTileMisc()(implicit p: Parameters) extends LazyModule 37 with HasXSParameter 38 with HasSoCParameter 39{ 40 val l1_xbar = TLXbar() 41 val mmio_xbar = TLXbar() 42 val mmio_port = TLIdentityNode() // to L3 43 val memory_port = TLIdentityNode() 44 val beu = LazyModule(new BusErrorUnit( 45 new XSL1BusErrors(), BusErrorUnitParams(0x38010000) 46 )) 47 val busPMU = BusPerfMonitor(enable = !debugOpts.FPGAPlatform) 48 val l1d_logger = TLLogger(s"L2_L1D_${coreParams.HartId}", !debugOpts.FPGAPlatform) 49 val l2_binder = coreParams.L2CacheParamsOpt.map(_ => BankBinder(coreParams.L2NBanks, 64)) 50 51 val i_mmio_port = TLTempNode() 52 val d_mmio_port = TLTempNode() 53 54 busPMU := l1d_logger 55 l1_xbar :=* busPMU 56 57 l2_binder match { 58 case Some(binder) => 59 memory_port := TLBuffer.chainNode(2) := TLClientsMerger() := TLXbar() :=* binder 60 case None => 61 memory_port := l1_xbar 62 } 63 64 mmio_xbar := TLBuffer.chainNode(2) := i_mmio_port 65 mmio_xbar := TLBuffer.chainNode(2) := d_mmio_port 66 beu.node := TLBuffer.chainNode(1) := mmio_xbar 67 mmio_port := TLBuffer() := mmio_xbar 68 69 lazy val module = new LazyModuleImp(this){ 70 val beu_errors = IO(Input(chiselTypeOf(beu.module.io.errors))) 71 beu.module.io.errors <> beu_errors 72 } 73} 74 75class XSTile()(implicit p: Parameters) extends LazyModule 76 with HasXSParameter 77 with HasSoCParameter 78{ 79 private val core = LazyModule(new XSCore()) 80 private val misc = LazyModule(new XSTileMisc()) 81 private val l2cache = coreParams.L2CacheParamsOpt.map(l2param => 82 LazyModule(new HuanCun()(new Config((_, _, _) => { 83 case HCCacheParamsKey => l2param.copy(enableTopDown = env.EnableTopDown) 84 }))) 85 ) 86 87 // public ports 88 val memory_port = misc.memory_port 89 val uncache = misc.mmio_port 90 val clint_int_sink = core.clint_int_sink 91 val plic_int_sink = core.plic_int_sink 92 val debug_int_sink = core.debug_int_sink 93 val beu_int_source = misc.beu.intNode 94 val core_reset_sink = BundleBridgeSink(Some(() => Reset())) 95 96 val l1d_to_l2_bufferOpt = coreParams.dcacheParametersOpt.map { _ => 97 val buffer = LazyModule(new TLBuffer) 98 misc.l1d_logger := buffer.node := core.memBlock.dcache.clientNode 99 buffer 100 } 101 102 val l1i_to_l2_buffer = LazyModule(new TLBuffer) 103 misc.busPMU := 104 TLLogger(s"L2_L1I_${coreParams.HartId}", !debugOpts.FPGAPlatform) := 105 l1i_to_l2_buffer.node := 106 core.frontend.icache.clientNode 107 108 val ptw_to_l2_bufferOpt = if (!coreParams.softPTW) { 109 val buffer = LazyModule(new TLBuffer) 110 misc.busPMU := 111 TLLogger(s"L2_PTW_${coreParams.HartId}", !debugOpts.FPGAPlatform) := 112 buffer.node := 113 core.ptw_to_l2_buffer.node 114 Some(buffer) 115 } else None 116 117 l2cache match { 118 case Some(l2) => 119 misc.l2_binder.get :*= l2.node :*= TLBuffer() :*= misc.l1_xbar 120 case None => 121 } 122 123 misc.i_mmio_port := core.frontend.instrUncache.clientNode 124 misc.d_mmio_port := core.memBlock.uncache.clientNode 125 126 lazy val module = new LazyModuleImp(this){ 127 val io = IO(new Bundle { 128 val hartId = Input(UInt(64.W)) 129 val reset_vector = Input(UInt(PAddrBits.W)) 130 val cpu_halt = Output(Bool()) 131 }) 132 133 dontTouch(io.hartId) 134 135 val core_soft_rst = core_reset_sink.in.head._1 136 137 core.module.io.hartId := io.hartId 138 core.module.io.reset_vector := DelayN(io.reset_vector, 5) 139 io.cpu_halt := core.module.io.cpu_halt 140 if(l2cache.isDefined){ 141 core.module.io.perfEvents.zip(l2cache.get.module.io.perfEvents.flatten).foreach(x => x._1.value := x._2) 142 } 143 else { 144 core.module.io.perfEvents <> DontCare 145 } 146 147 misc.module.beu_errors.icache <> core.module.io.beu_errors.icache 148 misc.module.beu_errors.dcache <> core.module.io.beu_errors.dcache 149 if(l2cache.isDefined){ 150 misc.module.beu_errors.l2.ecc_error.valid := l2cache.get.module.io.ecc_error.valid 151 misc.module.beu_errors.l2.ecc_error.bits := l2cache.get.module.io.ecc_error.bits 152 } else { 153 misc.module.beu_errors.l2 <> 0.U.asTypeOf(misc.module.beu_errors.l2) 154 } 155 156 // Modules are reset one by one 157 // io_reset ---- 158 // | 159 // v 160 // reset ----> OR_SYNC --> {Misc, L2 Cache, Cores} 161 val resetChain = Seq( 162 Seq(misc.module, core.module, l1i_to_l2_buffer.module) ++ 163 l2cache.map(_.module) ++ 164 l1d_to_l2_bufferOpt.map(_.module) ++ ptw_to_l2_bufferOpt.map(_.module) 165 ) 166 ResetGen(resetChain, reset.asBool || core_soft_rst.asBool, !debugOpts.FPGAPlatform) 167 } 168} 169