xref: /XiangShan/src/main/scala/xiangshan/XSTile.scala (revision a0c65233389cccd2fdffe58236fb0a7dedf6d54f)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan
18
19import chisel3._
20import chipsalliance.rocketchip.config.{Config, Parameters}
21import chisel3.util.{Valid, ValidIO}
22import freechips.rocketchip.diplomacy._
23import freechips.rocketchip.interrupts._
24import freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, BusErrors}
25import freechips.rocketchip.tilelink._
26import coupledL2.{L2ParamKey, CoupledL2}
27import system.HasSoCParameter
28import top.BusPerfMonitor
29import utility.{DelayN, ResetGen, TLClientsMerger, TLEdgeBuffer, TLLogger}
30
31class L1BusErrorUnitInfo(implicit val p: Parameters) extends Bundle with HasSoCParameter {
32  val ecc_error = Valid(UInt(soc.PAddrBits.W))
33}
34
35class XSL1BusErrors()(implicit val p: Parameters) extends BusErrors {
36  val icache = new L1BusErrorUnitInfo
37  val dcache = new L1BusErrorUnitInfo
38  val l2 = new L1BusErrorUnitInfo
39
40  override def toErrorList: List[Option[(ValidIO[UInt], String, String)]] =
41    List(
42      Some(icache.ecc_error, "I_ECC", "Icache ecc error"),
43      Some(dcache.ecc_error, "D_ECC", "Dcache ecc error"),
44      Some(l2.ecc_error, "L2_ECC", "L2Cache ecc error")
45    )
46}
47
48/**
49  *   XSTileMisc contains every module except Core and L2 Cache
50  */
51class XSTileMisc()(implicit p: Parameters) extends LazyModule
52  with HasXSParameter
53  with HasSoCParameter
54{
55  override def shouldBeInlined: Boolean = false
56  val l1_xbar = TLXbar()
57  val mmio_xbar = TLXbar()
58  val mmio_port = TLIdentityNode() // to L3
59  val memory_port = TLIdentityNode()
60  val beu = LazyModule(new BusErrorUnit(
61    new XSL1BusErrors(), BusErrorUnitParams(0x38010000)
62  ))
63  val misc_l2_pmu = BusPerfMonitor(name = "Misc_L2", enable = !debugOpts.FPGAPlatform)
64  val l2_l3_pmu = BusPerfMonitor(name = "L2_L3", enable = !debugOpts.FPGAPlatform, stat_latency = true)
65  val l1d_logger = TLLogger(s"L2_L1D_${coreParams.HartId}", !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB)
66  val l2_binder = coreParams.L2CacheParamsOpt.map(_ => BankBinder(coreParams.L2NBanks, 64))
67
68  val i_mmio_port = TLTempNode()
69  val d_mmio_port = TLTempNode()
70
71  misc_l2_pmu := l1d_logger
72  l1_xbar :=* misc_l2_pmu
73
74  l2_binder match {
75    case Some(binder) =>
76      memory_port := l2_l3_pmu := TLClientsMerger() := TLXbar() :=* binder
77    case None =>
78      memory_port := l1_xbar
79  }
80
81  mmio_xbar := TLBuffer.chainNode(2) := i_mmio_port
82  mmio_xbar := TLBuffer.chainNode(2) := d_mmio_port
83  beu.node := TLBuffer.chainNode(1) := mmio_xbar
84  mmio_port := TLBuffer() := mmio_xbar
85
86  lazy val module = new LazyModuleImp(this){
87    val beu_errors = IO(Input(chiselTypeOf(beu.module.io.errors)))
88    beu.module.io.errors <> beu_errors
89  }
90}
91
92class XSTile()(implicit p: Parameters) extends LazyModule
93  with HasXSParameter
94  with HasSoCParameter
95{
96  override def shouldBeInlined: Boolean = false
97  private val core = LazyModule(new XSCore())
98  private val misc = LazyModule(new XSTileMisc())
99  private val l2cache = coreParams.L2CacheParamsOpt.map(l2param =>
100    LazyModule(new CoupledL2()(new Config((_, _, _) => {
101      case L2ParamKey => l2param.copy(
102        hartIds = Seq(p(XSCoreParamsKey).HartId),
103        FPGAPlatform = debugOpts.FPGAPlatform
104      )
105    })))
106  )
107
108  // public ports
109  val core_l3_pf_port = core.memBlock.l3_pf_sender_opt
110  val memory_port = misc.memory_port
111  val uncache = misc.mmio_port
112  val clint_int_sink = core.clint_int_sink
113  val plic_int_sink = core.plic_int_sink
114  val debug_int_sink = core.debug_int_sink
115  val beu_int_source = misc.beu.intNode
116  val core_reset_sink = BundleBridgeSink(Some(() => Reset()))
117  val l1d_l2_pmu = BusPerfMonitor(name = "L1d_L2", enable = !debugOpts.FPGAPlatform, stat_latency = true)
118
119  val l1d_to_l2_bufferOpt = coreParams.dcacheParametersOpt.map { _ =>
120    val buffer = LazyModule(new TLBuffer)
121    misc.l1d_logger := buffer.node := l1d_l2_pmu := core.memBlock.dcache.clientNode
122    buffer
123  }
124
125  def chainBuffer(depth: Int, n: String): (Seq[LazyModule], TLNode) = {
126    val buffers = Seq.fill(depth){ LazyModule(new TLBuffer()) }
127    buffers.zipWithIndex.foreach{ case (b, i) => {
128      b.suggestName(s"${n}_${i}")
129    }}
130    val node = buffers.map(_.node.asInstanceOf[TLNode]).reduce(_ :*=* _)
131    (buffers, node)
132  }
133
134  misc.misc_l2_pmu := TLLogger(s"L2_L1I_${coreParams.HartId}", !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB) := core.frontend.icache.clientNode
135  if (!coreParams.softPTW) {
136    misc.misc_l2_pmu := TLLogger(s"L2_PTW_${coreParams.HartId}", !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB) := core.memBlock.ptw_to_l2_buffer.node
137  }
138
139  l2cache match {
140    case Some(l2) =>
141      misc.l2_binder.get :*= l2.node :*= misc.l1_xbar
142      l2.pf_recv_node.map(recv => {
143        println("Connecting L1 prefetcher to L2!")
144        recv := core.memBlock.l2_pf_sender_opt.get
145      })
146    case None =>
147  }
148
149  misc.i_mmio_port := core.frontend.instrUncache.clientNode
150  misc.d_mmio_port := core.memBlock.uncache.clientNode
151
152  lazy val module = new LazyModuleImp(this){
153    val io = IO(new Bundle {
154      val hartId = Input(UInt(64.W))
155      val reset_vector = Input(UInt(PAddrBits.W))
156      val cpu_halt = Output(Bool())
157      val debugTopDown = new Bundle {
158        val robHeadPaddr = Valid(UInt(PAddrBits.W))
159        val l3MissMatch = Input(Bool())
160      }
161    })
162
163    dontTouch(io.hartId)
164
165    val core_soft_rst = core_reset_sink.in.head._1
166
167    core.module.io.hartId := io.hartId
168    core.module.io.reset_vector := DelayN(io.reset_vector, 5)
169    io.cpu_halt := core.module.io.cpu_halt
170    if (l2cache.isDefined) {
171      // TODO: add perfEvents of L2
172      // core.module.io.perfEvents.zip(l2cache.get.module.io.perfEvents.flatten).foreach(x => x._1.value := x._2)
173    }
174    else {
175      core.module.io.perfEvents <> DontCare
176    }
177
178    misc.module.beu_errors.icache <> core.module.io.beu_errors.icache
179    misc.module.beu_errors.dcache <> core.module.io.beu_errors.dcache
180    if (l2cache.isDefined) {
181      // TODO: add ECC interface of L2
182      // misc.module.beu_errors.l2.ecc_error.valid := l2cache.get.module.io.ecc_error.valid
183      // misc.module.beu_errors.l2.ecc_error.bits := l2cache.get.module.io.ecc_error.bits
184      misc.module.beu_errors.l2 <> 0.U.asTypeOf(misc.module.beu_errors.l2)
185      core.module.io.l2_hint.bits.sourceId := l2cache.get.module.io.l2_hint.bits
186      core.module.io.l2_hint.valid := l2cache.get.module.io.l2_hint.valid
187      core.module.io.l2PfqBusy := false.B
188      core.module.io.debugTopDown.l2MissMatch := l2cache.get.module.io.debugTopDown.l2MissMatch.head
189      l2cache.get.module.io.debugTopDown.robHeadPaddr.head := core.module.io.debugTopDown.robHeadPaddr
190    } else {
191      misc.module.beu_errors.l2 <> 0.U.asTypeOf(misc.module.beu_errors.l2)
192      core.module.io.l2_hint.bits.sourceId := DontCare
193      core.module.io.l2_hint.valid := false.B
194      core.module.io.l2PfqBusy := false.B
195      core.module.io.debugTopDown.l2MissMatch := false.B
196    }
197
198    io.debugTopDown.robHeadPaddr := core.module.io.debugTopDown.robHeadPaddr
199    core.module.io.debugTopDown.l3MissMatch := io.debugTopDown.l3MissMatch
200
201    // Modules are reset one by one
202    // io_reset ----
203    //             |
204    //             v
205    // reset ----> OR_SYNC --> {Misc, L2 Cache, Cores}
206    val resetChain = Seq(
207      Seq(misc.module, core.module) ++
208        l1d_to_l2_bufferOpt.map(_.module) ++
209        l2cache.map(_.module)
210    )
211    ResetGen(resetChain, reset, !debugOpts.FPGAPlatform)
212  }
213}
214