1package xiangshan 2 3import chipsalliance.rocketchip.config.{Config, Parameters} 4import chisel3._ 5import chisel3.util.{Valid, ValidIO} 6import freechips.rocketchip.diplomacy._ 7import freechips.rocketchip.interrupts._ 8import freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, BusErrors} 9import freechips.rocketchip.tilelink._ 10import huancun.debug.TLLogger 11import coupledL2.{L2ParamKey, CoupledL2} 12import system.HasSoCParameter 13import top.BusPerfMonitor 14import utility.{DelayN, ResetGen, TLClientsMerger} 15 16class L1BusErrorUnitInfo(implicit val p: Parameters) extends Bundle with HasSoCParameter { 17 val ecc_error = Valid(UInt(soc.PAddrBits.W)) 18} 19 20class XSL1BusErrors()(implicit val p: Parameters) extends BusErrors { 21 val icache = new L1BusErrorUnitInfo 22 val dcache = new L1BusErrorUnitInfo 23 val l2 = new L1BusErrorUnitInfo 24 25 override def toErrorList: List[Option[(ValidIO[UInt], String, String)]] = 26 List( 27 Some(icache.ecc_error, "I_ECC", "Icache ecc error"), 28 Some(dcache.ecc_error, "D_ECC", "Dcache ecc error"), 29 Some(l2.ecc_error, "L2_ECC", "L2Cache ecc error") 30 ) 31} 32 33/** 34 * XSTileMisc contains every module except Core and L2 Cache 35 */ 36class XSTileMisc()(implicit p: Parameters) extends LazyModule 37 with HasXSParameter 38 with HasSoCParameter 39{ 40 val l1_xbar = TLXbar() 41 val mmio_xbar = TLXbar() 42 val mmio_port = TLIdentityNode() // to L3 43 val memory_port = TLIdentityNode() 44 val beu = LazyModule(new BusErrorUnit( 45 new XSL1BusErrors(), BusErrorUnitParams(0x38010000) 46 )) 47 val busPMU = BusPerfMonitor(enable = !debugOpts.FPGAPlatform) 48 val l1d_logger = TLLogger(s"L2_L1D_${coreParams.HartId}", !debugOpts.FPGAPlatform) 49 val l2_binder = coreParams.L2CacheParamsOpt.map(_ => BankBinder(coreParams.L2NBanks, 64)) 50 51 val i_mmio_port = TLTempNode() 52 val d_mmio_port = TLTempNode() 53 54 busPMU := l1d_logger 55 l1_xbar :=* busPMU 56 57 l2_binder match { 58 case Some(binder) => 59 memory_port := TLBuffer.chainNode(2) := TLClientsMerger() := TLXbar() :=* binder 60 case None => 61 memory_port := l1_xbar 62 } 63 64 mmio_xbar := TLBuffer.chainNode(2) := i_mmio_port 65 mmio_xbar := TLBuffer.chainNode(2) := d_mmio_port 66 beu.node := TLBuffer.chainNode(1) := mmio_xbar 67 mmio_port := TLBuffer() := mmio_xbar 68 69 lazy val module = new LazyModuleImp(this){ 70 val beu_errors = IO(Input(chiselTypeOf(beu.module.io.errors))) 71 beu.module.io.errors <> beu_errors 72 } 73} 74 75class XSTile()(implicit p: Parameters) extends LazyModule 76 with HasXSParameter 77 with HasSoCParameter 78{ 79 val core = LazyModule(new XSCore()) 80 private val misc = LazyModule(new XSTileMisc()) 81 private val l2cache = coreParams.L2CacheParamsOpt.map(l2param => 82 LazyModule(new CoupledL2()(new Config((_, _, _) => { 83 case L2ParamKey => l2param 84 }))) 85 ) 86 87 // public ports 88 val memory_port = misc.memory_port 89 val uncache = misc.mmio_port 90 val clint_int_sink = core.clint_int_sink 91 val plic_int_sink = core.plic_int_sink 92 val debug_int_sink = core.debug_int_sink 93 val beu_int_source = misc.beu.intNode 94 val core_reset_sink = BundleBridgeSink(Some(() => Reset())) 95 96 val l1d_to_l2_bufferOpt = coreParams.dcacheParametersOpt.map { _ => 97 val buffer = LazyModule(new TLBuffer) 98 misc.l1d_logger := buffer.node := core.memBlock.dcache.clientNode 99 buffer 100 } 101 102 def chainBuffer(depth: Int, n: String): (Seq[LazyModule], TLNode) = { 103 val buffers = Seq.fill(depth){ LazyModule(new TLBuffer()) } 104 buffers.zipWithIndex.foreach{ case (b, i) => { 105 b.suggestName(s"${n}_${i}") 106 }} 107 val node = buffers.map(_.node.asInstanceOf[TLNode]).reduce(_ :*=* _) 108 (buffers, node) 109 } 110 111 misc.busPMU := TLLogger(s"L2_L1I_${coreParams.HartId}", !debugOpts.FPGAPlatform) := core.frontend.icache.clientNode 112 if (!coreParams.softPTW) { 113 misc.busPMU := TLLogger(s"L2_PTW_${coreParams.HartId}", !debugOpts.FPGAPlatform) := core.ptw_to_l2_buffer.node 114 } 115 116 l2cache match { 117 case Some(l2) => 118 misc.l2_binder.get :*= l2.node :*= misc.l1_xbar 119 l2.pf_recv_node.map(recv => { 120 println("Connecting L1 prefetcher to L2!") 121 recv := core.memBlock.pf_sender_opt.get 122 }) 123 case None => 124 } 125 126 misc.i_mmio_port := core.frontend.instrUncache.clientNode 127 misc.d_mmio_port := core.memBlock.uncache.clientNode 128 129 lazy val module = new LazyModuleImp(this){ 130 val io = IO(new Bundle { 131 val hartId = Input(UInt(64.W)) 132 val reset_vector = Input(UInt(PAddrBits.W)) 133 val cpu_halt = Output(Bool()) 134 }) 135 136 dontTouch(io.hartId) 137 138 val core_soft_rst = core_reset_sink.in.head._1 139 140 core.module.io.hartId := io.hartId 141 core.module.io.reset_vector := DelayN(io.reset_vector, 5) 142 io.cpu_halt := core.module.io.cpu_halt 143 if (l2cache.isDefined) { 144 // TODO: add perfEvents of L2 145 // core.module.io.perfEvents.zip(l2cache.get.module.io.perfEvents.flatten).foreach(x => x._1.value := x._2) 146 } 147 else { 148 core.module.io.perfEvents <> DontCare 149 } 150 151 misc.module.beu_errors.icache <> core.module.io.beu_errors.icache 152 misc.module.beu_errors.dcache <> core.module.io.beu_errors.dcache 153 if (l2cache.isDefined) { 154 // TODO: add ECC interface of L2 155 // misc.module.beu_errors.l2.ecc_error.valid := l2cache.get.module.io.ecc_error.valid 156 // misc.module.beu_errors.l2.ecc_error.bits := l2cache.get.module.io.ecc_error.bits 157 misc.module.beu_errors.l2 <> 0.U.asTypeOf(misc.module.beu_errors.l2) 158 } else { 159 misc.module.beu_errors.l2 <> 0.U.asTypeOf(misc.module.beu_errors.l2) 160 } 161 162 // Modules are reset one by one 163 // io_reset ---- 164 // | 165 // v 166 // reset ----> OR_SYNC --> {Misc, L2 Cache, Cores} 167 val resetChain = Seq( 168 Seq(misc.module, core.module) ++ 169 l1d_to_l2_bufferOpt.map(_.module) ++ 170 l2cache.map(_.module) 171 ) 172 ResetGen(resetChain, reset, !debugOpts.FPGAPlatform) 173 } 174} 175