1d2b20d1aSTang Haojin/*************************************************************************************** 2d2b20d1aSTang Haojin* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3d2b20d1aSTang Haojin* Copyright (c) 2020-2021 Peng Cheng Laboratory 4d2b20d1aSTang Haojin* 5d2b20d1aSTang Haojin* XiangShan is licensed under Mulan PSL v2. 6d2b20d1aSTang Haojin* You can use this software according to the terms and conditions of the Mulan PSL v2. 7d2b20d1aSTang Haojin* You may obtain a copy of Mulan PSL v2 at: 8d2b20d1aSTang Haojin* http://license.coscl.org.cn/MulanPSL2 9d2b20d1aSTang Haojin* 10d2b20d1aSTang Haojin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11d2b20d1aSTang Haojin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12d2b20d1aSTang Haojin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13d2b20d1aSTang Haojin* 14d2b20d1aSTang Haojin* See the Mulan PSL v2 for more details. 15d2b20d1aSTang Haojin***************************************************************************************/ 16d2b20d1aSTang Haojin 1773be64b3SJiawei Linpackage xiangshan 1873be64b3SJiawei Lin 198891a219SYinan Xuimport org.chipsalliance.cde.config.{Config, Parameters} 203b739f49SXuan Huimport chisel3._ 21007f6122SXuan Huimport chisel3.util.{Valid, ValidIO, log2Up} 224a2390a4SJiawei Linimport freechips.rocketchip.diplomacy._ 234a2390a4SJiawei Linimport freechips.rocketchip.interrupts._ 2473be64b3SJiawei Linimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, BusErrors} 254a2390a4SJiawei Linimport freechips.rocketchip.tilelink._ 264b40434cSzhanglinjuanimport freechips.rocketchip.amba.axi4._ 27e156f460SHaojin Tangimport device.MsiInfoBundle 2873be64b3SJiawei Linimport system.HasSoCParameter 294b40434cSzhanglinjuanimport top.{BusPerfMonitor, ArgParser, Generator} 304b40434cSzhanglinjuanimport utility.{DelayN, ResetGen, TLClientsMerger, TLEdgeBuffer, TLLogger, Constantin, ChiselDB, FileRegisters} 314b40434cSzhanglinjuanimport coupledL2.EnableCHI 324b40434cSzhanglinjuanimport coupledL2.tl2chi.PortIO 3373be64b3SJiawei Lin 3473be64b3SJiawei Linclass XSTile()(implicit p: Parameters) extends LazyModule 3573be64b3SJiawei Lin with HasXSParameter 3673be64b3SJiawei Lin with HasSoCParameter 3773be64b3SJiawei Lin{ 3895e60e55STang Haojin override def shouldBeInlined: Boolean = false 3971489510SXuan Hu val core = LazyModule(new XSCore()) 4071489510SXuan Hu val l2top = LazyModule(new L2Top()) 4173be64b3SJiawei Lin 424b40434cSzhanglinjuan val enableL2 = coreParams.L2CacheParamsOpt.isDefined 434e12f40bSzhanglinjuan // =========== Public Ports ============ 440d32f713Shappy-lx val core_l3_pf_port = core.memBlock.l3_pf_sender_opt 454b40434cSzhanglinjuan val memory_port = if (enableCHI && enableL2) None else Some(l2top.memory_port.get) 464b40434cSzhanglinjuan val tl_uncache = l2top.mmio_port 474b40434cSzhanglinjuan // val axi4_uncache = if (enableCHI) Some(AXI4UserYanker()) else None 484e12f40bSzhanglinjuan val beu_int_source = l2top.beu.intNode 498a167be7SHaojin Tang val core_reset_sink = BundleBridgeSink(Some(() => Reset())) 504e12f40bSzhanglinjuan val clint_int_node = l2top.clint_int_node 514e12f40bSzhanglinjuan val plic_int_node = l2top.plic_int_node 524e12f40bSzhanglinjuan val debug_int_node = l2top.debug_int_node 534e12f40bSzhanglinjuan core.memBlock.clint_int_sink := clint_int_node 544e12f40bSzhanglinjuan core.memBlock.plic_int_sink :*= plic_int_node 554e12f40bSzhanglinjuan core.memBlock.debug_int_sink := debug_int_node 5673be64b3SJiawei Lin 574e12f40bSzhanglinjuan // =========== Components' Connection ============ 58c20095f4SChen Xi // L1 to l1_xbar 594e12f40bSzhanglinjuan coreParams.dcacheParametersOpt.map { _ => 60c20095f4SChen Xi l2top.misc_l2_pmu := l2top.l1d_logger := core.memBlock.dcache_port := 61c20095f4SChen Xi core.memBlock.l1d_to_l2_buffer.node := core.memBlock.dcache.clientNode 6273be64b3SJiawei Lin } 6325cb35b6SJiawei Lin 6463cac807SChen Xi l2top.misc_l2_pmu := l2top.l1i_logger := core.memBlock.frontendBridge.icache_node 65a1c09046Ssfencevma if (!coreParams.softPTW) { 66c20095f4SChen Xi l2top.misc_l2_pmu := l2top.ptw_logger := l2top.ptw_to_l2_buffer.node := core.memBlock.ptw_to_l2_buffer.node 67a1c09046Ssfencevma } 6825cb35b6SJiawei Lin 690e280184Szhanglinjuan // L2 Prefetch 700e280184Szhanglinjuan l2top.l2cache match { 7173be64b3SJiawei Lin case Some(l2) => 720e280184Szhanglinjuan l2.pf_recv_node.foreach(recv => { 73c65495a4SLinJiawei println("Connecting L1 prefetcher to L2!") 740d32f713Shappy-lx recv := core.memBlock.l2_pf_sender_opt.get 75c65495a4SLinJiawei }) 7673be64b3SJiawei Lin case None => 7773be64b3SJiawei Lin } 7873be64b3SJiawei Lin 790e280184Szhanglinjuan val core_l3_tpmeta_source_port = l2top.l2cache match { 809672f0b7Swakafa case Some(l2) => l2.tpmeta_source_node 819672f0b7Swakafa case None => None 829672f0b7Swakafa } 830e280184Szhanglinjuan val core_l3_tpmeta_sink_port = l2top.l2cache match { 849672f0b7Swakafa case Some(l2) => l2.tpmeta_sink_node 859672f0b7Swakafa case None => None 869672f0b7Swakafa } 8773be64b3SJiawei Lin 884e12f40bSzhanglinjuan // mmio 89c20095f4SChen Xi l2top.i_mmio_port := l2top.i_mmio_buffer.node := core.memBlock.frontendBridge.instr_uncache_node 904e12f40bSzhanglinjuan l2top.d_mmio_port := core.memBlock.uncache.clientNode 9173be64b3SJiawei Lin 924e12f40bSzhanglinjuan // =========== IO Connection ============ 93935edac4STang Haojin class XSTileImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) { 9473be64b3SJiawei Lin val io = IO(new Bundle { 95f57f7f2aSYangyu Chen val hartId = Input(UInt(hartIdLen.W)) 96e156f460SHaojin Tang val msiInfo = Input(ValidIO(new MsiInfoBundle)) 97c4b44470SGuokai Chen val reset_vector = Input(UInt(PAddrBits.W)) 98b6900d94SYinan Xu val cpu_halt = Output(Bool()) 9960ebee38STang Haojin val debugTopDown = new Bundle { 10060ebee38STang Haojin val robHeadPaddr = Valid(UInt(PAddrBits.W)) 10160ebee38STang Haojin val l3MissMatch = Input(Bool()) 10260ebee38STang Haojin } 1034b40434cSzhanglinjuan val chi = if (enableCHI) Some(new PortIO) else None 1044b40434cSzhanglinjuan val nodeID = if (enableCHI) Some(Input(UInt(NodeIDWidth.W))) else None 1053bf5eac7SXuan Hu val clintTime = Input(ValidIO(UInt(64.W))) 10673be64b3SJiawei Lin }) 10773be64b3SJiawei Lin 1085668a921SJiawei Lin dontTouch(io.hartId) 109e156f460SHaojin Tang dontTouch(io.msiInfo) 11078a8cd25Szhanglinjuan if (!io.chi.isEmpty) { dontTouch(io.chi.get) } 1115668a921SJiawei Lin 1124e12f40bSzhanglinjuan val core_soft_rst = core_reset_sink.in.head._1 // unused 11334ab1ae9SJiawei Lin 1144e12f40bSzhanglinjuan l2top.module.hartId.fromTile := io.hartId 1154e12f40bSzhanglinjuan core.module.io.hartId := l2top.module.hartId.toCore 1164e12f40bSzhanglinjuan core.module.io.reset_vector := l2top.module.reset_vector.toCore 117e156f460SHaojin Tang core.module.io.msiInfo := io.msiInfo 1183bf5eac7SXuan Hu core.module.io.clintTime := io.clintTime 1194e12f40bSzhanglinjuan l2top.module.reset_vector.fromTile := io.reset_vector 1204e12f40bSzhanglinjuan l2top.module.cpu_halt.fromCore := core.module.io.cpu_halt 1214e12f40bSzhanglinjuan io.cpu_halt := l2top.module.cpu_halt.toTile 1224e12f40bSzhanglinjuan 123935edac4STang Haojin core.module.io.perfEvents <> DontCare 12473be64b3SJiawei Lin 1254e12f40bSzhanglinjuan l2top.module.beu_errors.icache <> core.module.io.beu_errors.icache 1264e12f40bSzhanglinjuan l2top.module.beu_errors.dcache <> core.module.io.beu_errors.dcache 1274b40434cSzhanglinjuan if (enableL2) { 12815ee59e4Swakafa // TODO: add ECC interface of L2 129d2945707SHuijin Li 1304e12f40bSzhanglinjuan l2top.module.beu_errors.l2 <> 0.U.asTypeOf(l2top.module.beu_errors.l2) 131d2945707SHuijin Li core.module.io.l2_hint.bits.sourceId := l2top.module.l2_hint.bits.sourceId 132d2945707SHuijin Li core.module.io.l2_hint.bits.isKeyword := l2top.module.l2_hint.bits.isKeyword 1334e12f40bSzhanglinjuan core.module.io.l2_hint.valid := l2top.module.l2_hint.valid 134d2945707SHuijin Li 1350d32f713Shappy-lx core.module.io.l2PfqBusy := false.B 1364e12f40bSzhanglinjuan core.module.io.debugTopDown.l2MissMatch := l2top.module.debugTopDown.l2MissMatch 1374e12f40bSzhanglinjuan l2top.module.debugTopDown.robHeadPaddr := core.module.io.debugTopDown.robHeadPaddr 138aee6a6d1SYanqin Li l2top.module.debugTopDown.robTrueCommit := core.module.io.debugTopDown.robTrueCommit 1390d3835a5SYanqin Li l2top.module.l2_pmp_resp := core.module.io.l2_pmp_resp 140aee6a6d1SYanqin Li core.module.io.l2_tlb_req <> l2top.module.l2_tlb_req 14138005240SJiawei Lin } else { 142d2945707SHuijin Li 1434e12f40bSzhanglinjuan l2top.module.beu_errors.l2 <> 0.U.asTypeOf(l2top.module.beu_errors.l2) 144d2945707SHuijin Li core.module.io.l2_hint.bits.sourceId := l2top.module.l2_hint.bits.sourceId 145d2945707SHuijin Li core.module.io.l2_hint.bits.isKeyword := l2top.module.l2_hint.bits.isKeyword 1464e12f40bSzhanglinjuan core.module.io.l2_hint.valid := l2top.module.l2_hint.valid 147d2945707SHuijin Li 1480d32f713Shappy-lx core.module.io.l2PfqBusy := false.B 14960ebee38STang Haojin core.module.io.debugTopDown.l2MissMatch := false.B 150aee6a6d1SYanqin Li 151aee6a6d1SYanqin Li core.module.io.l2_tlb_req.req.valid := false.B 152aee6a6d1SYanqin Li core.module.io.l2_tlb_req.req.bits := DontCare 153aee6a6d1SYanqin Li core.module.io.l2_tlb_req.req_kill := DontCare 154aee6a6d1SYanqin Li core.module.io.l2_tlb_req.resp.ready := true.B 15538005240SJiawei Lin } 15673be64b3SJiawei Lin 15760ebee38STang Haojin io.debugTopDown.robHeadPaddr := core.module.io.debugTopDown.robHeadPaddr 15860ebee38STang Haojin core.module.io.debugTopDown.l3MissMatch := io.debugTopDown.l3MissMatch 15960ebee38STang Haojin 1604b40434cSzhanglinjuan io.chi.foreach(_ <> l2top.module.chi.get) 1614b40434cSzhanglinjuan l2top.module.nodeID.foreach(_ := io.nodeID.get) 1624b40434cSzhanglinjuan 163*f55cdaabSzhanglinjuan if (debugOpts.ResetGen && enableL2) { 164*f55cdaabSzhanglinjuan core.module.reset := l2top.module.reset_core 165*f55cdaabSzhanglinjuan } 16673be64b3SJiawei Lin } 167935edac4STang Haojin 168935edac4STang Haojin lazy val module = new XSTileImp(this) 16973be64b3SJiawei Lin} 170