xref: /XiangShan/src/main/scala/xiangshan/XSTile.scala (revision 8bb30a5709aeb4a1dedfdb5f45ceee060e8d3caa)
1d2b20d1aSTang Haojin/***************************************************************************************
2d2b20d1aSTang Haojin* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3d2b20d1aSTang Haojin* Copyright (c) 2020-2021 Peng Cheng Laboratory
4d2b20d1aSTang Haojin*
5d2b20d1aSTang Haojin* XiangShan is licensed under Mulan PSL v2.
6d2b20d1aSTang Haojin* You can use this software according to the terms and conditions of the Mulan PSL v2.
7d2b20d1aSTang Haojin* You may obtain a copy of Mulan PSL v2 at:
8d2b20d1aSTang Haojin*          http://license.coscl.org.cn/MulanPSL2
9d2b20d1aSTang Haojin*
10d2b20d1aSTang Haojin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11d2b20d1aSTang Haojin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12d2b20d1aSTang Haojin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13d2b20d1aSTang Haojin*
14d2b20d1aSTang Haojin* See the Mulan PSL v2 for more details.
15d2b20d1aSTang Haojin***************************************************************************************/
16d2b20d1aSTang Haojin
1773be64b3SJiawei Linpackage xiangshan
1873be64b3SJiawei Lin
198891a219SYinan Xuimport org.chipsalliance.cde.config.{Config, Parameters}
203b739f49SXuan Huimport chisel3._
21007f6122SXuan Huimport chisel3.util.{Valid, ValidIO, log2Up}
224a2390a4SJiawei Linimport freechips.rocketchip.diplomacy._
234a2390a4SJiawei Linimport freechips.rocketchip.interrupts._
2473be64b3SJiawei Linimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, BusErrors}
254a2390a4SJiawei Linimport freechips.rocketchip.tilelink._
264b40434cSzhanglinjuanimport freechips.rocketchip.amba.axi4._
27e156f460SHaojin Tangimport device.MsiInfoBundle
2873be64b3SJiawei Linimport system.HasSoCParameter
294b40434cSzhanglinjuanimport top.{BusPerfMonitor, ArgParser, Generator}
304b40434cSzhanglinjuanimport utility.{DelayN, ResetGen, TLClientsMerger, TLEdgeBuffer, TLLogger, Constantin, ChiselDB, FileRegisters}
314b40434cSzhanglinjuanimport coupledL2.EnableCHI
324b40434cSzhanglinjuanimport coupledL2.tl2chi.PortIO
3373be64b3SJiawei Lin
3473be64b3SJiawei Linclass XSTile()(implicit p: Parameters) extends LazyModule
3573be64b3SJiawei Lin  with HasXSParameter
3673be64b3SJiawei Lin  with HasSoCParameter
3773be64b3SJiawei Lin{
3895e60e55STang Haojin  override def shouldBeInlined: Boolean = false
3971489510SXuan Hu  val core = LazyModule(new XSCore())
4071489510SXuan Hu  val l2top = LazyModule(new L2Top())
4173be64b3SJiawei Lin
424b40434cSzhanglinjuan  val enableL2 = coreParams.L2CacheParamsOpt.isDefined
434e12f40bSzhanglinjuan  // =========== Public Ports ============
44233f2ad0Szhanglinjuan  val memBlock = core.memBlock.inner
45233f2ad0Szhanglinjuan  val core_l3_pf_port = memBlock.l3_pf_sender_opt
46233f2ad0Szhanglinjuan  val memory_port = if (enableCHI && enableL2) None else Some(l2top.inner.memory_port.get)
47233f2ad0Szhanglinjuan  val tl_uncache = l2top.inner.mmio_port
484b40434cSzhanglinjuan  // val axi4_uncache = if (enableCHI) Some(AXI4UserYanker()) else None
49233f2ad0Szhanglinjuan  val beu_int_source = l2top.inner.beu.intNode
508a167be7SHaojin Tang  val core_reset_sink = BundleBridgeSink(Some(() => Reset()))
51233f2ad0Szhanglinjuan  val clint_int_node = l2top.inner.clint_int_node
52233f2ad0Szhanglinjuan  val plic_int_node = l2top.inner.plic_int_node
53233f2ad0Szhanglinjuan  val debug_int_node = l2top.inner.debug_int_node
548bc90631SZehao Liu  val nmi_int_node = l2top.inner.nmi_int_node
55233f2ad0Szhanglinjuan  memBlock.clint_int_sink := clint_int_node
56233f2ad0Szhanglinjuan  memBlock.plic_int_sink :*= plic_int_node
57233f2ad0Szhanglinjuan  memBlock.debug_int_sink := debug_int_node
588bc90631SZehao Liu  memBlock.nmi_int_sink := nmi_int_node
5973be64b3SJiawei Lin
604e12f40bSzhanglinjuan  // =========== Components' Connection ============
61c20095f4SChen Xi  // L1 to l1_xbar
624e12f40bSzhanglinjuan  coreParams.dcacheParametersOpt.map { _ =>
63233f2ad0Szhanglinjuan    l2top.inner.misc_l2_pmu := l2top.inner.l1d_logger := memBlock.dcache_port :=
64233f2ad0Szhanglinjuan      memBlock.l1d_to_l2_buffer.node := memBlock.dcache.clientNode
6573be64b3SJiawei Lin  }
6625cb35b6SJiawei Lin
67233f2ad0Szhanglinjuan  l2top.inner.misc_l2_pmu := l2top.inner.l1i_logger := memBlock.frontendBridge.icache_node
68a1c09046Ssfencevma  if (!coreParams.softPTW) {
69233f2ad0Szhanglinjuan    l2top.inner.misc_l2_pmu := l2top.inner.ptw_logger := l2top.inner.ptw_to_l2_buffer.node := memBlock.ptw_to_l2_buffer.node
70a1c09046Ssfencevma  }
7125cb35b6SJiawei Lin
720e280184Szhanglinjuan  // L2 Prefetch
73233f2ad0Szhanglinjuan  l2top.inner.l2cache match {
7473be64b3SJiawei Lin    case Some(l2) =>
750e280184Szhanglinjuan      l2.pf_recv_node.foreach(recv => {
76c65495a4SLinJiawei        println("Connecting L1 prefetcher to L2!")
77233f2ad0Szhanglinjuan        recv := memBlock.l2_pf_sender_opt.get
78c65495a4SLinJiawei      })
7973be64b3SJiawei Lin    case None =>
8073be64b3SJiawei Lin  }
8173be64b3SJiawei Lin
823fbc86fcSChen Xi  // CMO
83233f2ad0Szhanglinjuan  l2top.inner.l2cache match {
843fbc86fcSChen Xi    case Some(l2) =>
853fbc86fcSChen Xi      l2.cmo_sink_node.foreach(recv => {
86233f2ad0Szhanglinjuan        recv := memBlock.cmo_sender.get
873fbc86fcSChen Xi      })
883fbc86fcSChen Xi      l2.cmo_source_node.foreach(resp => {
89233f2ad0Szhanglinjuan        memBlock.cmo_reciver.get := resp
903fbc86fcSChen Xi      })
913fbc86fcSChen Xi    case None =>
923fbc86fcSChen Xi  }
933fbc86fcSChen Xi
94233f2ad0Szhanglinjuan  val core_l3_tpmeta_source_port = l2top.inner.l2cache match {
959672f0b7Swakafa    case Some(l2) => l2.tpmeta_source_node
969672f0b7Swakafa    case None => None
979672f0b7Swakafa  }
98233f2ad0Szhanglinjuan  val core_l3_tpmeta_sink_port = l2top.inner.l2cache match {
999672f0b7Swakafa    case Some(l2) => l2.tpmeta_sink_node
1009672f0b7Swakafa    case None => None
1019672f0b7Swakafa  }
10273be64b3SJiawei Lin
1034e12f40bSzhanglinjuan  // mmio
104233f2ad0Szhanglinjuan  l2top.inner.i_mmio_port := l2top.inner.i_mmio_buffer.node := memBlock.frontendBridge.instr_uncache_node
105233f2ad0Szhanglinjuan  l2top.inner.d_mmio_port := memBlock.uncache.clientNode
10673be64b3SJiawei Lin
1074e12f40bSzhanglinjuan  // =========== IO Connection ============
108935edac4STang Haojin  class XSTileImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) {
10973be64b3SJiawei Lin    val io = IO(new Bundle {
110f57f7f2aSYangyu Chen      val hartId = Input(UInt(hartIdLen.W))
111e156f460SHaojin Tang      val msiInfo = Input(ValidIO(new MsiInfoBundle))
112c4b44470SGuokai Chen      val reset_vector = Input(UInt(PAddrBits.W))
113b6900d94SYinan Xu      val cpu_halt = Output(Bool())
114b30cb8bfSGuanghui Cheng      val hartIsInReset = Output(Bool())
11560ebee38STang Haojin      val debugTopDown = new Bundle {
11660ebee38STang Haojin        val robHeadPaddr = Valid(UInt(PAddrBits.W))
11760ebee38STang Haojin        val l3MissMatch = Input(Bool())
11860ebee38STang Haojin      }
1194b40434cSzhanglinjuan      val chi = if (enableCHI) Some(new PortIO) else None
1204b40434cSzhanglinjuan      val nodeID = if (enableCHI) Some(Input(UInt(NodeIDWidth.W))) else None
1213bf5eac7SXuan Hu      val clintTime = Input(ValidIO(UInt(64.W)))
12273be64b3SJiawei Lin    })
12373be64b3SJiawei Lin
1245668a921SJiawei Lin    dontTouch(io.hartId)
125e156f460SHaojin Tang    dontTouch(io.msiInfo)
12678a8cd25Szhanglinjuan    if (!io.chi.isEmpty) { dontTouch(io.chi.get) }
1275668a921SJiawei Lin
1284e12f40bSzhanglinjuan    val core_soft_rst = core_reset_sink.in.head._1 // unused
12934ab1ae9SJiawei Lin
130233f2ad0Szhanglinjuan    l2top.module.io.hartId.fromTile := io.hartId
131233f2ad0Szhanglinjuan    core.module.io.hartId := l2top.module.io.hartId.toCore
132233f2ad0Szhanglinjuan    core.module.io.reset_vector := l2top.module.io.reset_vector.toCore
133e156f460SHaojin Tang    core.module.io.msiInfo := io.msiInfo
1343bf5eac7SXuan Hu    core.module.io.clintTime := io.clintTime
135233f2ad0Szhanglinjuan    l2top.module.io.reset_vector.fromTile := io.reset_vector
136233f2ad0Szhanglinjuan    l2top.module.io.cpu_halt.fromCore := core.module.io.cpu_halt
137233f2ad0Szhanglinjuan    io.cpu_halt := l2top.module.io.cpu_halt.toTile
138233f2ad0Szhanglinjuan
139233f2ad0Szhanglinjuan    l2top.module.io.hartIsInReset.resetInFrontend := core.module.io.resetInFrontend
140233f2ad0Szhanglinjuan    io.hartIsInReset := l2top.module.io.hartIsInReset.toTile
1414e12f40bSzhanglinjuan
142233f2ad0Szhanglinjuan    l2top.module.io.beu_errors.icache <> core.module.io.beu_errors.icache
143233f2ad0Szhanglinjuan    l2top.module.io.beu_errors.dcache <> core.module.io.beu_errors.dcache
1444b40434cSzhanglinjuan    if (enableL2) {
14515ee59e4Swakafa      // TODO: add ECC interface of L2
146d2945707SHuijin Li
147233f2ad0Szhanglinjuan      l2top.module.io.beu_errors.l2 <> 0.U.asTypeOf(l2top.module.io.beu_errors.l2)
148233f2ad0Szhanglinjuan      core.module.io.l2_hint.bits.sourceId := l2top.module.io.l2_hint.bits.sourceId
149233f2ad0Szhanglinjuan      core.module.io.l2_hint.bits.isKeyword := l2top.module.io.l2_hint.bits.isKeyword
150233f2ad0Szhanglinjuan      core.module.io.l2_hint.valid := l2top.module.io.l2_hint.valid
151d2945707SHuijin Li
1520d32f713Shappy-lx      core.module.io.l2PfqBusy := false.B
153233f2ad0Szhanglinjuan      core.module.io.debugTopDown.l2MissMatch := l2top.module.io.debugTopDown.l2MissMatch
154233f2ad0Szhanglinjuan      l2top.module.io.debugTopDown.robHeadPaddr := core.module.io.debugTopDown.robHeadPaddr
155233f2ad0Szhanglinjuan      l2top.module.io.debugTopDown.robTrueCommit := core.module.io.debugTopDown.robTrueCommit
156233f2ad0Szhanglinjuan      l2top.module.io.l2_pmp_resp := core.module.io.l2_pmp_resp
157233f2ad0Szhanglinjuan      core.module.io.l2_tlb_req <> l2top.module.io.l2_tlb_req
158*8bb30a57SJiru Sun
159*8bb30a57SJiru Sun      core.module.io.perfEvents <> l2top.module.io.perfEvents
16038005240SJiawei Lin    } else {
161d2945707SHuijin Li
162233f2ad0Szhanglinjuan      l2top.module.io.beu_errors.l2 <> 0.U.asTypeOf(l2top.module.io.beu_errors.l2)
163233f2ad0Szhanglinjuan      core.module.io.l2_hint.bits.sourceId := l2top.module.io.l2_hint.bits.sourceId
164233f2ad0Szhanglinjuan      core.module.io.l2_hint.bits.isKeyword := l2top.module.io.l2_hint.bits.isKeyword
165233f2ad0Szhanglinjuan      core.module.io.l2_hint.valid := l2top.module.io.l2_hint.valid
166d2945707SHuijin Li
1670d32f713Shappy-lx      core.module.io.l2PfqBusy := false.B
16860ebee38STang Haojin      core.module.io.debugTopDown.l2MissMatch := false.B
169aee6a6d1SYanqin Li
170aee6a6d1SYanqin Li      core.module.io.l2_tlb_req.req.valid := false.B
171aee6a6d1SYanqin Li      core.module.io.l2_tlb_req.req.bits := DontCare
172aee6a6d1SYanqin Li      core.module.io.l2_tlb_req.req_kill := DontCare
173aee6a6d1SYanqin Li      core.module.io.l2_tlb_req.resp.ready := true.B
174*8bb30a57SJiru Sun
175*8bb30a57SJiru Sun      core.module.io.perfEvents <> DontCare
17638005240SJiawei Lin    }
17773be64b3SJiawei Lin
17860ebee38STang Haojin    io.debugTopDown.robHeadPaddr := core.module.io.debugTopDown.robHeadPaddr
17960ebee38STang Haojin    core.module.io.debugTopDown.l3MissMatch := io.debugTopDown.l3MissMatch
18060ebee38STang Haojin
181233f2ad0Szhanglinjuan    io.chi.foreach(_ <> l2top.module.io.chi.get)
182233f2ad0Szhanglinjuan    l2top.module.io.nodeID.foreach(_ := io.nodeID.get)
1834b40434cSzhanglinjuan
184f55cdaabSzhanglinjuan    if (debugOpts.ResetGen && enableL2) {
185f55cdaabSzhanglinjuan      core.module.reset := l2top.module.reset_core
186f55cdaabSzhanglinjuan    }
18773be64b3SJiawei Lin  }
188935edac4STang Haojin
189935edac4STang Haojin  lazy val module = new XSTileImp(this)
19073be64b3SJiawei Lin}
191