1d2b20d1aSTang Haojin/*************************************************************************************** 2d2b20d1aSTang Haojin* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3d2b20d1aSTang Haojin* Copyright (c) 2020-2021 Peng Cheng Laboratory 4d2b20d1aSTang Haojin* 5d2b20d1aSTang Haojin* XiangShan is licensed under Mulan PSL v2. 6d2b20d1aSTang Haojin* You can use this software according to the terms and conditions of the Mulan PSL v2. 7d2b20d1aSTang Haojin* You may obtain a copy of Mulan PSL v2 at: 8d2b20d1aSTang Haojin* http://license.coscl.org.cn/MulanPSL2 9d2b20d1aSTang Haojin* 10d2b20d1aSTang Haojin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11d2b20d1aSTang Haojin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12d2b20d1aSTang Haojin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13d2b20d1aSTang Haojin* 14d2b20d1aSTang Haojin* See the Mulan PSL v2 for more details. 15d2b20d1aSTang Haojin***************************************************************************************/ 16d2b20d1aSTang Haojin 1773be64b3SJiawei Linpackage xiangshan 1873be64b3SJiawei Lin 198891a219SYinan Xuimport org.chipsalliance.cde.config.{Config, Parameters} 203b739f49SXuan Huimport chisel3._ 21007f6122SXuan Huimport chisel3.util.{Valid, ValidIO, log2Up} 224a2390a4SJiawei Linimport freechips.rocketchip.diplomacy._ 234a2390a4SJiawei Linimport freechips.rocketchip.interrupts._ 2473be64b3SJiawei Linimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, BusErrors} 254a2390a4SJiawei Linimport freechips.rocketchip.tilelink._ 264b40434cSzhanglinjuanimport freechips.rocketchip.amba.axi4._ 27e156f460SHaojin Tangimport device.MsiInfoBundle 2873be64b3SJiawei Linimport system.HasSoCParameter 294b40434cSzhanglinjuanimport top.{BusPerfMonitor, ArgParser, Generator} 304b40434cSzhanglinjuanimport utility.{DelayN, ResetGen, TLClientsMerger, TLEdgeBuffer, TLLogger, Constantin, ChiselDB, FileRegisters} 314b40434cSzhanglinjuanimport coupledL2.EnableCHI 324b40434cSzhanglinjuanimport coupledL2.tl2chi.PortIO 33725e8ddcSchengguanghuiimport xiangshan.backend.trace.TraceCoreInterface 3473be64b3SJiawei Lin 3573be64b3SJiawei Linclass XSTile()(implicit p: Parameters) extends LazyModule 3673be64b3SJiawei Lin with HasXSParameter 3773be64b3SJiawei Lin with HasSoCParameter 3873be64b3SJiawei Lin{ 3995e60e55STang Haojin override def shouldBeInlined: Boolean = false 4071489510SXuan Hu val core = LazyModule(new XSCore()) 4171489510SXuan Hu val l2top = LazyModule(new L2Top()) 4273be64b3SJiawei Lin 434b40434cSzhanglinjuan val enableL2 = coreParams.L2CacheParamsOpt.isDefined 444e12f40bSzhanglinjuan // =========== Public Ports ============ 45233f2ad0Szhanglinjuan val memBlock = core.memBlock.inner 46233f2ad0Szhanglinjuan val core_l3_pf_port = memBlock.l3_pf_sender_opt 47233f2ad0Szhanglinjuan val memory_port = if (enableCHI && enableL2) None else Some(l2top.inner.memory_port.get) 48233f2ad0Szhanglinjuan val tl_uncache = l2top.inner.mmio_port 494b40434cSzhanglinjuan // val axi4_uncache = if (enableCHI) Some(AXI4UserYanker()) else None 50233f2ad0Szhanglinjuan val beu_int_source = l2top.inner.beu.intNode 518a167be7SHaojin Tang val core_reset_sink = BundleBridgeSink(Some(() => Reset())) 52233f2ad0Szhanglinjuan val clint_int_node = l2top.inner.clint_int_node 53233f2ad0Szhanglinjuan val plic_int_node = l2top.inner.plic_int_node 54233f2ad0Szhanglinjuan val debug_int_node = l2top.inner.debug_int_node 558bc90631SZehao Liu val nmi_int_node = l2top.inner.nmi_int_node 56233f2ad0Szhanglinjuan memBlock.clint_int_sink := clint_int_node 57233f2ad0Szhanglinjuan memBlock.plic_int_sink :*= plic_int_node 58233f2ad0Szhanglinjuan memBlock.debug_int_sink := debug_int_node 598bc90631SZehao Liu memBlock.nmi_int_sink := nmi_int_node 6073be64b3SJiawei Lin 614e12f40bSzhanglinjuan // =========== Components' Connection ============ 62c20095f4SChen Xi // L1 to l1_xbar 634e12f40bSzhanglinjuan coreParams.dcacheParametersOpt.map { _ => 64233f2ad0Szhanglinjuan l2top.inner.misc_l2_pmu := l2top.inner.l1d_logger := memBlock.dcache_port := 65233f2ad0Szhanglinjuan memBlock.l1d_to_l2_buffer.node := memBlock.dcache.clientNode 6673be64b3SJiawei Lin } 6725cb35b6SJiawei Lin 68233f2ad0Szhanglinjuan l2top.inner.misc_l2_pmu := l2top.inner.l1i_logger := memBlock.frontendBridge.icache_node 69a1c09046Ssfencevma if (!coreParams.softPTW) { 70233f2ad0Szhanglinjuan l2top.inner.misc_l2_pmu := l2top.inner.ptw_logger := l2top.inner.ptw_to_l2_buffer.node := memBlock.ptw_to_l2_buffer.node 71a1c09046Ssfencevma } 7225cb35b6SJiawei Lin 730e280184Szhanglinjuan // L2 Prefetch 74233f2ad0Szhanglinjuan l2top.inner.l2cache match { 7573be64b3SJiawei Lin case Some(l2) => 760e280184Szhanglinjuan l2.pf_recv_node.foreach(recv => { 77c65495a4SLinJiawei println("Connecting L1 prefetcher to L2!") 78233f2ad0Szhanglinjuan recv := memBlock.l2_pf_sender_opt.get 79c65495a4SLinJiawei }) 8073be64b3SJiawei Lin case None => 8173be64b3SJiawei Lin } 8273be64b3SJiawei Lin 83233f2ad0Szhanglinjuan val core_l3_tpmeta_source_port = l2top.inner.l2cache match { 849672f0b7Swakafa case Some(l2) => l2.tpmeta_source_node 859672f0b7Swakafa case None => None 869672f0b7Swakafa } 87233f2ad0Szhanglinjuan val core_l3_tpmeta_sink_port = l2top.inner.l2cache match { 889672f0b7Swakafa case Some(l2) => l2.tpmeta_sink_node 899672f0b7Swakafa case None => None 909672f0b7Swakafa } 9173be64b3SJiawei Lin 924e12f40bSzhanglinjuan // mmio 93233f2ad0Szhanglinjuan l2top.inner.i_mmio_port := l2top.inner.i_mmio_buffer.node := memBlock.frontendBridge.instr_uncache_node 94*6c106319Sxu_zh if (icacheParameters.cacheCtrlAddressOpt.nonEmpty) { 95*6c106319Sxu_zh memBlock.frontendBridge.icachectrl_node := l2top.inner.icachectrl_port_opt.get 96*6c106319Sxu_zh } 9772dab974Scz4e l2top.inner.d_mmio_port := memBlock.uncache_port 9873be64b3SJiawei Lin 994e12f40bSzhanglinjuan // =========== IO Connection ============ 100935edac4STang Haojin class XSTileImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) { 10173be64b3SJiawei Lin val io = IO(new Bundle { 102f57f7f2aSYangyu Chen val hartId = Input(UInt(hartIdLen.W)) 103e156f460SHaojin Tang val msiInfo = Input(ValidIO(new MsiInfoBundle)) 104c4b44470SGuokai Chen val reset_vector = Input(UInt(PAddrBits.W)) 105b6900d94SYinan Xu val cpu_halt = Output(Bool()) 10685a8d7caSZehao Liu val cpu_crtical_error = Output(Bool()) 107b30cb8bfSGuanghui Cheng val hartIsInReset = Output(Bool()) 108725e8ddcSchengguanghui val traceCoreInterface = new TraceCoreInterface 10960ebee38STang Haojin val debugTopDown = new Bundle { 11060ebee38STang Haojin val robHeadPaddr = Valid(UInt(PAddrBits.W)) 11160ebee38STang Haojin val l3MissMatch = Input(Bool()) 11260ebee38STang Haojin } 1134b40434cSzhanglinjuan val chi = if (enableCHI) Some(new PortIO) else None 1144b40434cSzhanglinjuan val nodeID = if (enableCHI) Some(Input(UInt(NodeIDWidth.W))) else None 1153bf5eac7SXuan Hu val clintTime = Input(ValidIO(UInt(64.W))) 11673be64b3SJiawei Lin }) 11773be64b3SJiawei Lin 1185668a921SJiawei Lin dontTouch(io.hartId) 119e156f460SHaojin Tang dontTouch(io.msiInfo) 12078a8cd25Szhanglinjuan if (!io.chi.isEmpty) { dontTouch(io.chi.get) } 1215668a921SJiawei Lin 1224e12f40bSzhanglinjuan val core_soft_rst = core_reset_sink.in.head._1 // unused 12334ab1ae9SJiawei Lin 124233f2ad0Szhanglinjuan l2top.module.io.hartId.fromTile := io.hartId 125233f2ad0Szhanglinjuan core.module.io.hartId := l2top.module.io.hartId.toCore 126233f2ad0Szhanglinjuan core.module.io.reset_vector := l2top.module.io.reset_vector.toCore 127e156f460SHaojin Tang core.module.io.msiInfo := io.msiInfo 1283bf5eac7SXuan Hu core.module.io.clintTime := io.clintTime 129233f2ad0Szhanglinjuan l2top.module.io.reset_vector.fromTile := io.reset_vector 130233f2ad0Szhanglinjuan l2top.module.io.cpu_halt.fromCore := core.module.io.cpu_halt 131233f2ad0Szhanglinjuan io.cpu_halt := l2top.module.io.cpu_halt.toTile 13285a8d7caSZehao Liu l2top.module.io.cpu_critical_error.fromCore := core.module.io.cpu_critical_error 13385a8d7caSZehao Liu io.cpu_crtical_error := l2top.module.io.cpu_critical_error.toTile 134233f2ad0Szhanglinjuan 135233f2ad0Szhanglinjuan l2top.module.io.hartIsInReset.resetInFrontend := core.module.io.resetInFrontend 136233f2ad0Szhanglinjuan io.hartIsInReset := l2top.module.io.hartIsInReset.toTile 137d288919fSchengguanghui l2top.module.io.traceCoreInterface.fromCore <> core.module.io.traceCoreInterface 138d288919fSchengguanghui io.traceCoreInterface <> l2top.module.io.traceCoreInterface.toTile 1394e12f40bSzhanglinjuan 140233f2ad0Szhanglinjuan l2top.module.io.beu_errors.icache <> core.module.io.beu_errors.icache 141233f2ad0Szhanglinjuan l2top.module.io.beu_errors.dcache <> core.module.io.beu_errors.dcache 1424b40434cSzhanglinjuan if (enableL2) { 14315ee59e4Swakafa // TODO: add ECC interface of L2 144d2945707SHuijin Li 145233f2ad0Szhanglinjuan l2top.module.io.beu_errors.l2 <> 0.U.asTypeOf(l2top.module.io.beu_errors.l2) 146233f2ad0Szhanglinjuan core.module.io.l2_hint.bits.sourceId := l2top.module.io.l2_hint.bits.sourceId 147233f2ad0Szhanglinjuan core.module.io.l2_hint.bits.isKeyword := l2top.module.io.l2_hint.bits.isKeyword 148233f2ad0Szhanglinjuan core.module.io.l2_hint.valid := l2top.module.io.l2_hint.valid 149d2945707SHuijin Li 1500d32f713Shappy-lx core.module.io.l2PfqBusy := false.B 151233f2ad0Szhanglinjuan core.module.io.debugTopDown.l2MissMatch := l2top.module.io.debugTopDown.l2MissMatch 152233f2ad0Szhanglinjuan l2top.module.io.debugTopDown.robHeadPaddr := core.module.io.debugTopDown.robHeadPaddr 153233f2ad0Szhanglinjuan l2top.module.io.debugTopDown.robTrueCommit := core.module.io.debugTopDown.robTrueCommit 154233f2ad0Szhanglinjuan l2top.module.io.l2_pmp_resp := core.module.io.l2_pmp_resp 155233f2ad0Szhanglinjuan core.module.io.l2_tlb_req <> l2top.module.io.l2_tlb_req 1568bb30a57SJiru Sun 1578bb30a57SJiru Sun core.module.io.perfEvents <> l2top.module.io.perfEvents 15838005240SJiawei Lin } else { 159d2945707SHuijin Li 160233f2ad0Szhanglinjuan l2top.module.io.beu_errors.l2 <> 0.U.asTypeOf(l2top.module.io.beu_errors.l2) 161233f2ad0Szhanglinjuan core.module.io.l2_hint.bits.sourceId := l2top.module.io.l2_hint.bits.sourceId 162233f2ad0Szhanglinjuan core.module.io.l2_hint.bits.isKeyword := l2top.module.io.l2_hint.bits.isKeyword 163233f2ad0Szhanglinjuan core.module.io.l2_hint.valid := l2top.module.io.l2_hint.valid 164d2945707SHuijin Li 1650d32f713Shappy-lx core.module.io.l2PfqBusy := false.B 16660ebee38STang Haojin core.module.io.debugTopDown.l2MissMatch := false.B 167aee6a6d1SYanqin Li 168aee6a6d1SYanqin Li core.module.io.l2_tlb_req.req.valid := false.B 169aee6a6d1SYanqin Li core.module.io.l2_tlb_req.req.bits := DontCare 170aee6a6d1SYanqin Li core.module.io.l2_tlb_req.req_kill := DontCare 171aee6a6d1SYanqin Li core.module.io.l2_tlb_req.resp.ready := true.B 1728bb30a57SJiru Sun 1738bb30a57SJiru Sun core.module.io.perfEvents <> DontCare 17438005240SJiawei Lin } 17573be64b3SJiawei Lin 17660ebee38STang Haojin io.debugTopDown.robHeadPaddr := core.module.io.debugTopDown.robHeadPaddr 17760ebee38STang Haojin core.module.io.debugTopDown.l3MissMatch := io.debugTopDown.l3MissMatch 17860ebee38STang Haojin 179233f2ad0Szhanglinjuan io.chi.foreach(_ <> l2top.module.io.chi.get) 180233f2ad0Szhanglinjuan l2top.module.io.nodeID.foreach(_ := io.nodeID.get) 1814b40434cSzhanglinjuan 182f55cdaabSzhanglinjuan if (debugOpts.ResetGen && enableL2) { 183f55cdaabSzhanglinjuan core.module.reset := l2top.module.reset_core 184f55cdaabSzhanglinjuan } 18573be64b3SJiawei Lin } 186935edac4STang Haojin 187935edac4STang Haojin lazy val module = new XSTileImp(this) 18873be64b3SJiawei Lin} 189