xref: /XiangShan/src/main/scala/xiangshan/XSTile.scala (revision 529b1cfdb56763d8c094232c4acac6d4a784b64f)
1d2b20d1aSTang Haojin/***************************************************************************************
2d2b20d1aSTang Haojin* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3d2b20d1aSTang Haojin* Copyright (c) 2020-2021 Peng Cheng Laboratory
4d2b20d1aSTang Haojin*
5d2b20d1aSTang Haojin* XiangShan is licensed under Mulan PSL v2.
6d2b20d1aSTang Haojin* You can use this software according to the terms and conditions of the Mulan PSL v2.
7d2b20d1aSTang Haojin* You may obtain a copy of Mulan PSL v2 at:
8d2b20d1aSTang Haojin*          http://license.coscl.org.cn/MulanPSL2
9d2b20d1aSTang Haojin*
10d2b20d1aSTang Haojin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11d2b20d1aSTang Haojin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12d2b20d1aSTang Haojin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13d2b20d1aSTang Haojin*
14d2b20d1aSTang Haojin* See the Mulan PSL v2 for more details.
15d2b20d1aSTang Haojin***************************************************************************************/
16d2b20d1aSTang Haojin
1773be64b3SJiawei Linpackage xiangshan
1873be64b3SJiawei Lin
198891a219SYinan Xuimport org.chipsalliance.cde.config.{Config, Parameters}
203b739f49SXuan Huimport chisel3._
21007f6122SXuan Huimport chisel3.util.{Valid, ValidIO, log2Up}
224a2390a4SJiawei Linimport freechips.rocketchip.diplomacy._
234a2390a4SJiawei Linimport freechips.rocketchip.interrupts._
2473be64b3SJiawei Linimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, BusErrors}
254a2390a4SJiawei Linimport freechips.rocketchip.tilelink._
264b40434cSzhanglinjuanimport freechips.rocketchip.amba.axi4._
27*529b1cfdSTang Haojinimport device.MsiInfoBundle
2873be64b3SJiawei Linimport system.HasSoCParameter
294b2c87baS梁森 Liang Senimport top.{ArgParser, BusPerfMonitor, Generator}
3076cb49abScz4eimport utility.{ChiselDB, Constantin, DFTResetSignals, DelayN, FileRegisters, IntBuffer, ResetGen, TLClientsMerger, TLEdgeBuffer, TLLogger}
314b40434cSzhanglinjuanimport coupledL2.EnableCHI
324b40434cSzhanglinjuanimport coupledL2.tl2chi.PortIO
334b2c87baS梁森 Liang Senimport utility.sram.SramBroadcastBundle
34725e8ddcSchengguanghuiimport xiangshan.backend.trace.TraceCoreInterface
3573be64b3SJiawei Lin
3673be64b3SJiawei Linclass XSTile()(implicit p: Parameters) extends LazyModule
3773be64b3SJiawei Lin  with HasXSParameter
3873be64b3SJiawei Lin  with HasSoCParameter
3973be64b3SJiawei Lin{
4095e60e55STang Haojin  override def shouldBeInlined: Boolean = false
4171489510SXuan Hu  val core = LazyModule(new XSCore())
4271489510SXuan Hu  val l2top = LazyModule(new L2Top())
4373be64b3SJiawei Lin
444b40434cSzhanglinjuan  val enableL2 = coreParams.L2CacheParamsOpt.isDefined
454e12f40bSzhanglinjuan  // =========== Public Ports ============
46233f2ad0Szhanglinjuan  val memBlock = core.memBlock.inner
47233f2ad0Szhanglinjuan  val core_l3_pf_port = memBlock.l3_pf_sender_opt
48233f2ad0Szhanglinjuan  val memory_port = if (enableCHI && enableL2) None else Some(l2top.inner.memory_port.get)
49233f2ad0Szhanglinjuan  val tl_uncache = l2top.inner.mmio_port
504a699e27Szhanglinjuan  val sep_dm_opt = l2top.inner.sep_dm_port_opt
51233f2ad0Szhanglinjuan  val beu_int_source = l2top.inner.beu.intNode
528a167be7SHaojin Tang  val core_reset_sink = BundleBridgeSink(Some(() => Reset()))
53233f2ad0Szhanglinjuan  val clint_int_node = l2top.inner.clint_int_node
54233f2ad0Szhanglinjuan  val plic_int_node = l2top.inner.plic_int_node
55233f2ad0Szhanglinjuan  val debug_int_node = l2top.inner.debug_int_node
568bc90631SZehao Liu  val nmi_int_node = l2top.inner.nmi_int_node
57233f2ad0Szhanglinjuan  memBlock.clint_int_sink := clint_int_node
58233f2ad0Szhanglinjuan  memBlock.plic_int_sink :*= plic_int_node
59233f2ad0Szhanglinjuan  memBlock.debug_int_sink := debug_int_node
608bc90631SZehao Liu  memBlock.nmi_int_sink := nmi_int_node
6176cb49abScz4e  memBlock.beu_local_int_sink := IntBuffer() := l2top.inner.beu_local_int_source
6273be64b3SJiawei Lin
634e12f40bSzhanglinjuan  // =========== Components' Connection ============
64c20095f4SChen Xi  // L1 to l1_xbar
654e12f40bSzhanglinjuan  coreParams.dcacheParametersOpt.map { _ =>
66233f2ad0Szhanglinjuan    l2top.inner.misc_l2_pmu := l2top.inner.l1d_logger := memBlock.dcache_port :=
67233f2ad0Szhanglinjuan      memBlock.l1d_to_l2_buffer.node := memBlock.dcache.clientNode
6873be64b3SJiawei Lin  }
6925cb35b6SJiawei Lin
70233f2ad0Szhanglinjuan  l2top.inner.misc_l2_pmu := l2top.inner.l1i_logger := memBlock.frontendBridge.icache_node
71a1c09046Ssfencevma  if (!coreParams.softPTW) {
72233f2ad0Szhanglinjuan    l2top.inner.misc_l2_pmu := l2top.inner.ptw_logger := l2top.inner.ptw_to_l2_buffer.node := memBlock.ptw_to_l2_buffer.node
73a1c09046Ssfencevma  }
7425cb35b6SJiawei Lin
750e280184Szhanglinjuan  // L2 Prefetch
76233f2ad0Szhanglinjuan  l2top.inner.l2cache match {
7773be64b3SJiawei Lin    case Some(l2) =>
780e280184Szhanglinjuan      l2.pf_recv_node.foreach(recv => {
79c65495a4SLinJiawei        println("Connecting L1 prefetcher to L2!")
80233f2ad0Szhanglinjuan        recv := memBlock.l2_pf_sender_opt.get
81c65495a4SLinJiawei      })
8273be64b3SJiawei Lin    case None =>
8373be64b3SJiawei Lin  }
8473be64b3SJiawei Lin
85233f2ad0Szhanglinjuan  val core_l3_tpmeta_source_port = l2top.inner.l2cache match {
869672f0b7Swakafa    case Some(l2) => l2.tpmeta_source_node
879672f0b7Swakafa    case None => None
889672f0b7Swakafa  }
89233f2ad0Szhanglinjuan  val core_l3_tpmeta_sink_port = l2top.inner.l2cache match {
909672f0b7Swakafa    case Some(l2) => l2.tpmeta_sink_node
919672f0b7Swakafa    case None => None
929672f0b7Swakafa  }
9373be64b3SJiawei Lin
944e12f40bSzhanglinjuan  // mmio
95233f2ad0Szhanglinjuan  l2top.inner.i_mmio_port := l2top.inner.i_mmio_buffer.node := memBlock.frontendBridge.instr_uncache_node
966c106319Sxu_zh  if (icacheParameters.cacheCtrlAddressOpt.nonEmpty) {
976c106319Sxu_zh    memBlock.frontendBridge.icachectrl_node := l2top.inner.icachectrl_port_opt.get
986c106319Sxu_zh  }
9972dab974Scz4e  l2top.inner.d_mmio_port := memBlock.uncache_port
10073be64b3SJiawei Lin
1014e12f40bSzhanglinjuan  // =========== IO Connection ============
102935edac4STang Haojin  class XSTileImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) {
10373be64b3SJiawei Lin    val io = IO(new Bundle {
104f57f7f2aSYangyu Chen      val hartId = Input(UInt(hartIdLen.W))
105*529b1cfdSTang Haojin      val msiInfo = Input(ValidIO(new MsiInfoBundle))
106c4b44470SGuokai Chen      val reset_vector = Input(UInt(PAddrBits.W))
107b6900d94SYinan Xu      val cpu_halt = Output(Bool())
10885a8d7caSZehao Liu      val cpu_crtical_error = Output(Bool())
109b30cb8bfSGuanghui Cheng      val hartIsInReset = Output(Bool())
110725e8ddcSchengguanghui      val traceCoreInterface = new TraceCoreInterface
11160ebee38STang Haojin      val debugTopDown = new Bundle {
11260ebee38STang Haojin        val robHeadPaddr = Valid(UInt(PAddrBits.W))
11360ebee38STang Haojin        val l3MissMatch = Input(Bool())
11460ebee38STang Haojin      }
115e836c770SZhaoyang You      val l3Miss = Input(Bool())
1164b40434cSzhanglinjuan      val chi = if (enableCHI) Some(new PortIO) else None
1174b40434cSzhanglinjuan      val nodeID = if (enableCHI) Some(Input(UInt(NodeIDWidth.W))) else None
1183bf5eac7SXuan Hu      val clintTime = Input(ValidIO(UInt(64.W)))
1194b2c87baS梁森 Liang Sen      val dft = if(hasMbist) Some(Input(new SramBroadcastBundle)) else None
1204b2c87baS梁森 Liang Sen      val dft_reset = if(hasMbist) Some(Input(new DFTResetSignals())) else None
1214d7fbe77Syulightenyu      val l2_flush_en = Option.when(EnablePowerDown) (Output(Bool()))
1224d7fbe77Syulightenyu      val l2_flush_done = Option.when(EnablePowerDown) (Output(Bool()))
12373be64b3SJiawei Lin    })
12473be64b3SJiawei Lin
1255668a921SJiawei Lin    dontTouch(io.hartId)
126e156f460SHaojin Tang    dontTouch(io.msiInfo)
12778a8cd25Szhanglinjuan    if (!io.chi.isEmpty) { dontTouch(io.chi.get) }
1285668a921SJiawei Lin
1294e12f40bSzhanglinjuan    val core_soft_rst = core_reset_sink.in.head._1 // unused
13034ab1ae9SJiawei Lin
131233f2ad0Szhanglinjuan    l2top.module.io.hartId.fromTile := io.hartId
132233f2ad0Szhanglinjuan    core.module.io.hartId := l2top.module.io.hartId.toCore
133233f2ad0Szhanglinjuan    core.module.io.reset_vector := l2top.module.io.reset_vector.toCore
134bb42dd89Szhanglinjuan    core.module.io.msiInfo := l2top.module.io.msiInfo.toCore
135bb42dd89Szhanglinjuan    l2top.module.io.msiInfo.fromTile := io.msiInfo
136bb42dd89Szhanglinjuan    core.module.io.clintTime := l2top.module.io.clintTime.toCore
137bb42dd89Szhanglinjuan    l2top.module.io.clintTime.fromTile := io.clintTime
138233f2ad0Szhanglinjuan    l2top.module.io.reset_vector.fromTile := io.reset_vector
139233f2ad0Szhanglinjuan    l2top.module.io.cpu_halt.fromCore := core.module.io.cpu_halt
140233f2ad0Szhanglinjuan    io.cpu_halt := l2top.module.io.cpu_halt.toTile
14185a8d7caSZehao Liu    l2top.module.io.cpu_critical_error.fromCore := core.module.io.cpu_critical_error
14285a8d7caSZehao Liu    io.cpu_crtical_error := l2top.module.io.cpu_critical_error.toTile
143233f2ad0Szhanglinjuan
144233f2ad0Szhanglinjuan    l2top.module.io.hartIsInReset.resetInFrontend := core.module.io.resetInFrontend
145233f2ad0Szhanglinjuan    io.hartIsInReset := l2top.module.io.hartIsInReset.toTile
146d288919fSchengguanghui    l2top.module.io.traceCoreInterface.fromCore <> core.module.io.traceCoreInterface
147d288919fSchengguanghui    io.traceCoreInterface <> l2top.module.io.traceCoreInterface.toTile
1484e12f40bSzhanglinjuan
149233f2ad0Szhanglinjuan    l2top.module.io.beu_errors.icache <> core.module.io.beu_errors.icache
150233f2ad0Szhanglinjuan    l2top.module.io.beu_errors.dcache <> core.module.io.beu_errors.dcache
151b7a63495SNewPaulWalker
1524d7fbe77Syulightenyu    l2top.module.io.l2_flush_en.foreach { _ := core.module.io.l2_flush_en }
1534d7fbe77Syulightenyu    io.l2_flush_en.foreach { _ := core.module.io.l2_flush_en }
1544d7fbe77Syulightenyu    core.module.io.l2_flush_done := l2top.module.io.l2_flush_done.getOrElse(false.B)
1554d7fbe77Syulightenyu    io.l2_flush_done.foreach { _ := l2top.module.io.l2_flush_done.getOrElse(false.B) }
1564d7fbe77Syulightenyu
1574b2c87baS梁森 Liang Sen    l2top.module.io.dft.zip(io.dft).foreach({case(a, b) => a := b})
1584b2c87baS梁森 Liang Sen    l2top.module.io.dft_reset.zip(io.dft_reset).foreach({case(a, b) => a := b})
1594b2c87baS梁森 Liang Sen    core.module.io.dft.zip(l2top.module.io.dft_out).foreach({case(a, b) => a := b})
1604b2c87baS梁森 Liang Sen    core.module.io.dft_reset.zip(l2top.module.io.dft_reset_out).foreach({case(a, b) => a := b})
1614b2c87baS梁森 Liang Sen
1624b40434cSzhanglinjuan    if (enableL2) {
16315ee59e4Swakafa      // TODO: add ECC interface of L2
164881e32f5SZifei Zhang      l2top.module.io.pfCtrlFromCore := core.module.io.l2PfCtrl
165d2945707SHuijin Li
166233f2ad0Szhanglinjuan      l2top.module.io.beu_errors.l2 <> 0.U.asTypeOf(l2top.module.io.beu_errors.l2)
167233f2ad0Szhanglinjuan      core.module.io.l2_hint.bits.sourceId := l2top.module.io.l2_hint.bits.sourceId
168233f2ad0Szhanglinjuan      core.module.io.l2_hint.bits.isKeyword := l2top.module.io.l2_hint.bits.isKeyword
169233f2ad0Szhanglinjuan      core.module.io.l2_hint.valid := l2top.module.io.l2_hint.valid
170d2945707SHuijin Li
1710d32f713Shappy-lx      core.module.io.l2PfqBusy := false.B
172233f2ad0Szhanglinjuan      core.module.io.debugTopDown.l2MissMatch := l2top.module.io.debugTopDown.l2MissMatch
173233f2ad0Szhanglinjuan      l2top.module.io.debugTopDown.robHeadPaddr := core.module.io.debugTopDown.robHeadPaddr
174233f2ad0Szhanglinjuan      l2top.module.io.debugTopDown.robTrueCommit := core.module.io.debugTopDown.robTrueCommit
175233f2ad0Szhanglinjuan      l2top.module.io.l2_pmp_resp := core.module.io.l2_pmp_resp
176233f2ad0Szhanglinjuan      core.module.io.l2_tlb_req <> l2top.module.io.l2_tlb_req
177e836c770SZhaoyang You      core.module.io.topDownInfo.l2Miss := l2top.module.io.l2Miss
1788bb30a57SJiru Sun
1798bb30a57SJiru Sun      core.module.io.perfEvents <> l2top.module.io.perfEvents
18038005240SJiawei Lin    } else {
181d2945707SHuijin Li
182233f2ad0Szhanglinjuan      l2top.module.io.beu_errors.l2 <> 0.U.asTypeOf(l2top.module.io.beu_errors.l2)
183233f2ad0Szhanglinjuan      core.module.io.l2_hint.bits.sourceId := l2top.module.io.l2_hint.bits.sourceId
184233f2ad0Szhanglinjuan      core.module.io.l2_hint.bits.isKeyword := l2top.module.io.l2_hint.bits.isKeyword
185233f2ad0Szhanglinjuan      core.module.io.l2_hint.valid := l2top.module.io.l2_hint.valid
186d2945707SHuijin Li
1870d32f713Shappy-lx      core.module.io.l2PfqBusy := false.B
18860ebee38STang Haojin      core.module.io.debugTopDown.l2MissMatch := false.B
189e836c770SZhaoyang You      core.module.io.topDownInfo.l2Miss := false.B
190aee6a6d1SYanqin Li
191aee6a6d1SYanqin Li      core.module.io.l2_tlb_req.req.valid := false.B
192aee6a6d1SYanqin Li      core.module.io.l2_tlb_req.req.bits := DontCare
193aee6a6d1SYanqin Li      core.module.io.l2_tlb_req.req_kill := DontCare
194aee6a6d1SYanqin Li      core.module.io.l2_tlb_req.resp.ready := true.B
1958bb30a57SJiru Sun
1968bb30a57SJiru Sun      core.module.io.perfEvents <> DontCare
19738005240SJiawei Lin    }
19873be64b3SJiawei Lin
19960ebee38STang Haojin    io.debugTopDown.robHeadPaddr := core.module.io.debugTopDown.robHeadPaddr
20060ebee38STang Haojin    core.module.io.debugTopDown.l3MissMatch := io.debugTopDown.l3MissMatch
201e836c770SZhaoyang You    l2top.module.io.l3Miss.fromTile := io.l3Miss
202e836c770SZhaoyang You    core.module.io.topDownInfo.l3Miss := l2top.module.io.l3Miss.toCore
20360ebee38STang Haojin
204233f2ad0Szhanglinjuan    io.chi.foreach(_ <> l2top.module.io.chi.get)
205233f2ad0Szhanglinjuan    l2top.module.io.nodeID.foreach(_ := io.nodeID.get)
2064b40434cSzhanglinjuan
207f55cdaabSzhanglinjuan    if (debugOpts.ResetGen && enableL2) {
208f55cdaabSzhanglinjuan      core.module.reset := l2top.module.reset_core
209f55cdaabSzhanglinjuan    }
21073be64b3SJiawei Lin  }
211935edac4STang Haojin
212935edac4STang Haojin  lazy val module = new XSTileImp(this)
21373be64b3SJiawei Lin}
214