173be64b3SJiawei Linpackage xiangshan 273be64b3SJiawei Lin 373be64b3SJiawei Linimport chisel3._ 473be64b3SJiawei Linimport chipsalliance.rocketchip.config.{Config, Parameters} 573be64b3SJiawei Linimport chisel3.util.{Valid, ValidIO} 6*34ab1ae9SJiawei Linimport freechips.rocketchip.diplomacy.{BundleBridgeSink, LazyModule, LazyModuleImp, LazyModuleImpLike} 773be64b3SJiawei Linimport freechips.rocketchip.diplomaticobjectmodel.logicaltree.GenericLogicalTreeNode 873be64b3SJiawei Linimport freechips.rocketchip.interrupts.{IntSinkNode, IntSinkPortParameters, IntSinkPortSimple} 973be64b3SJiawei Linimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, BusErrors} 10496c0adfSJiawei Linimport freechips.rocketchip.tilelink.{BankBinder, TLBuffer, TLIdentityNode, TLNode, TLTempNode, TLXbar} 1173be64b3SJiawei Linimport huancun.debug.TLLogger 1273be64b3SJiawei Linimport huancun.{HCCacheParamsKey, HuanCun} 1373be64b3SJiawei Linimport system.HasSoCParameter 1473be64b3SJiawei Linimport top.BusPerfMonitor 1573be64b3SJiawei Linimport utils.ResetGen 1673be64b3SJiawei Lin 1773be64b3SJiawei Linclass L1CacheErrorInfo(implicit val p: Parameters) extends Bundle with HasSoCParameter { 1873be64b3SJiawei Lin val paddr = Valid(UInt(soc.PAddrBits.W)) 1973be64b3SJiawei Lin // for now, we only detect ecc 2073be64b3SJiawei Lin val ecc_error = Valid(Bool()) 2173be64b3SJiawei Lin} 2273be64b3SJiawei Lin 2373be64b3SJiawei Linclass XSL1BusErrors()(implicit val p: Parameters) extends BusErrors { 2473be64b3SJiawei Lin val icache = new L1CacheErrorInfo 2573be64b3SJiawei Lin val dcache = new L1CacheErrorInfo 2673be64b3SJiawei Lin 2773be64b3SJiawei Lin override def toErrorList: List[Option[(ValidIO[UInt], String, String)]] = 2873be64b3SJiawei Lin List( 2973be64b3SJiawei Lin Some(icache.paddr, s"IBUS", s"Icache bus error"), 3073be64b3SJiawei Lin Some(icache.ecc_error, s"I_ECC", s"Icache ecc error"), 3173be64b3SJiawei Lin Some(dcache.paddr, s"DBUS", s"Dcache bus error"), 3273be64b3SJiawei Lin Some(dcache.ecc_error, s"D_ECC", s"Dcache ecc error") 3373be64b3SJiawei Lin ) 3473be64b3SJiawei Lin} 3573be64b3SJiawei Lin 3673be64b3SJiawei Lin/** 3773be64b3SJiawei Lin * XSTileMisc contains every module except Core and L2 Cache 3873be64b3SJiawei Lin */ 3973be64b3SJiawei Linclass XSTileMisc()(implicit p: Parameters) extends LazyModule 4073be64b3SJiawei Lin with HasXSParameter 4173be64b3SJiawei Lin with HasSoCParameter 4273be64b3SJiawei Lin{ 4373be64b3SJiawei Lin val l1_xbar = TLXbar() 4473be64b3SJiawei Lin val mmio_xbar = TLXbar() 4573be64b3SJiawei Lin val memory_port = TLIdentityNode() 4673be64b3SJiawei Lin val beu = LazyModule(new BusErrorUnit( 4773be64b3SJiawei Lin new XSL1BusErrors(), BusErrorUnitParams(0x38010000), new GenericLogicalTreeNode 4873be64b3SJiawei Lin )) 4973be64b3SJiawei Lin val busPMU = BusPerfMonitor(enable = !debugOpts.FPGAPlatform) 5073be64b3SJiawei Lin val l1d_logger = TLLogger(s"L2_L1D_$hardId", !debugOpts.FPGAPlatform) 5173be64b3SJiawei Lin val l2_binder = coreParams.L2CacheParamsOpt.map(_ => BankBinder(coreParams.L2NBanks, 64)) 5273be64b3SJiawei Lin 5373be64b3SJiawei Lin val i_mmio_port = TLTempNode() 5473be64b3SJiawei Lin val d_mmio_port = TLTempNode() 5573be64b3SJiawei Lin 5673be64b3SJiawei Lin busPMU := l1d_logger 5773be64b3SJiawei Lin l1_xbar :=* busPMU 5873be64b3SJiawei Lin 59496c0adfSJiawei Lin def bufferN[T <: TLNode](n: Int, sink: T, source: T) = { 60496c0adfSJiawei Lin val buffers = (0 until n).map(_ => TLBuffer()) 61496c0adfSJiawei Lin val nodes = sink +: buffers :+ source 62496c0adfSJiawei Lin nodes.reduce((x, y) => x :=* y) 63496c0adfSJiawei Lin } 64496c0adfSJiawei Lin 6573be64b3SJiawei Lin l2_binder match { 6673be64b3SJiawei Lin case Some(binder) => 67496c0adfSJiawei Lin bufferN(5, memory_port, binder) 6873be64b3SJiawei Lin case None => 6973be64b3SJiawei Lin memory_port := l1_xbar 7073be64b3SJiawei Lin } 7173be64b3SJiawei Lin 7273be64b3SJiawei Lin mmio_xbar := TLBuffer() := i_mmio_port 7373be64b3SJiawei Lin mmio_xbar := TLBuffer() := d_mmio_port 7473be64b3SJiawei Lin beu.node := TLBuffer() := mmio_xbar 7573be64b3SJiawei Lin 7673be64b3SJiawei Lin lazy val module = new LazyModuleImp(this){ 7773be64b3SJiawei Lin val beu_errors = IO(Input(chiselTypeOf(beu.module.io.errors))) 7873be64b3SJiawei Lin beu.module.io.errors <> beu_errors 7973be64b3SJiawei Lin } 8073be64b3SJiawei Lin} 8173be64b3SJiawei Lin 8273be64b3SJiawei Linclass XSTile()(implicit p: Parameters) extends LazyModule 8373be64b3SJiawei Lin with HasXSParameter 8473be64b3SJiawei Lin with HasSoCParameter 8573be64b3SJiawei Lin{ 8673be64b3SJiawei Lin private val core = LazyModule(new XSCore()) 8773be64b3SJiawei Lin private val misc = LazyModule(new XSTileMisc()) 8873be64b3SJiawei Lin private val l2cache = coreParams.L2CacheParamsOpt.map(l2param => 8973be64b3SJiawei Lin LazyModule(new HuanCun()(new Config((_, _, _) => { 9073be64b3SJiawei Lin case HCCacheParamsKey => l2param 9173be64b3SJiawei Lin }))) 9273be64b3SJiawei Lin ) 9373be64b3SJiawei Lin 9473be64b3SJiawei Lin // public ports 9573be64b3SJiawei Lin val memory_port = misc.memory_port 9673be64b3SJiawei Lin val uncache = misc.mmio_xbar 9773be64b3SJiawei Lin val clint_int_sink = core.clint_int_sink 9873be64b3SJiawei Lin val plic_int_sink = core.plic_int_sink 9973be64b3SJiawei Lin val debug_int_sink = core.debug_int_sink 10073be64b3SJiawei Lin val beu_int_source = misc.beu.intNode 101*34ab1ae9SJiawei Lin val core_reset_sink = BundleBridgeSink(Some(() => Bool())) 10273be64b3SJiawei Lin 10373be64b3SJiawei Lin if (coreParams.dcacheParametersOpt.nonEmpty) { 10473be64b3SJiawei Lin misc.l1d_logger := core.memBlock.dcache.clientNode 10573be64b3SJiawei Lin } 106496c0adfSJiawei Lin misc.busPMU := 107496c0adfSJiawei Lin TLLogger(s"L2_L1I_$hardId", !debugOpts.FPGAPlatform) := 108496c0adfSJiawei Lin TLBuffer() := 109496c0adfSJiawei Lin core.frontend.icache.clientNode 110496c0adfSJiawei Lin 11173be64b3SJiawei Lin if (!coreParams.softPTW) { 112496c0adfSJiawei Lin misc.busPMU := 113496c0adfSJiawei Lin TLLogger(s"L2_PTW_$hardId", !debugOpts.FPGAPlatform) := 114496c0adfSJiawei Lin TLBuffer() := 115496c0adfSJiawei Lin core.ptw.node 11673be64b3SJiawei Lin } 11773be64b3SJiawei Lin l2cache match { 11873be64b3SJiawei Lin case Some(l2) => 119496c0adfSJiawei Lin misc.l2_binder.get :*= l2.node :*= TLBuffer() :*= misc.l1_xbar 12073be64b3SJiawei Lin case None => 12173be64b3SJiawei Lin } 12273be64b3SJiawei Lin 12373be64b3SJiawei Lin misc.i_mmio_port := core.frontend.instrUncache.clientNode 12473be64b3SJiawei Lin misc.d_mmio_port := core.memBlock.uncache.clientNode 12573be64b3SJiawei Lin 12673be64b3SJiawei Lin lazy val module = new LazyModuleImp(this){ 12773be64b3SJiawei Lin val io = IO(new Bundle { 12873be64b3SJiawei Lin val hartId = Input(UInt(64.W)) 12973be64b3SJiawei Lin }) 13073be64b3SJiawei Lin 131*34ab1ae9SJiawei Lin val core_soft_rst = core_reset_sink.in.head._1 132*34ab1ae9SJiawei Lin 13373be64b3SJiawei Lin core.module.io.hartId := io.hartId 134cd365d4cSrvcoresjw if(l2cache.isDefined){ 135cd365d4cSrvcoresjw core.module.io.perfEvents <> l2cache.get.module.io.perfEvents.flatten 136cd365d4cSrvcoresjw } 137cd365d4cSrvcoresjw else { 138cd365d4cSrvcoresjw core.module.io.perfEvents <> DontCare 139cd365d4cSrvcoresjw } 14073be64b3SJiawei Lin 14173be64b3SJiawei Lin misc.module.beu_errors <> core.module.io.beu_errors 14273be64b3SJiawei Lin 14377bc15a2SYinan Xu // Modules are reset one by one 14477bc15a2SYinan Xu // io_reset ---- 14577bc15a2SYinan Xu // | 14677bc15a2SYinan Xu // v 14777bc15a2SYinan Xu // reset ----> OR_SYNC --> {Misc, L2 Cache, Cores} 14877bc15a2SYinan Xu val l2cacheMod = if (l2cache.isDefined) Seq(l2cache.get.module) else Seq() 14977bc15a2SYinan Xu val resetChain = Seq( 15077bc15a2SYinan Xu Seq(misc.module, core.module) ++ l2cacheMod 15177bc15a2SYinan Xu ) 152*34ab1ae9SJiawei Lin ResetGen(resetChain, reset.asBool || core_soft_rst, !debugOpts.FPGAPlatform) 15373be64b3SJiawei Lin } 15473be64b3SJiawei Lin} 155