xref: /XiangShan/src/main/scala/xiangshan/XSTile.scala (revision 0f59c834b79b456c9fca10e45f2d6b66cf33d136)
173be64b3SJiawei Linpackage xiangshan
273be64b3SJiawei Lin
373be64b3SJiawei Linimport chisel3._
473be64b3SJiawei Linimport chipsalliance.rocketchip.config.{Config, Parameters}
573be64b3SJiawei Linimport chisel3.util.{Valid, ValidIO}
634ab1ae9SJiawei Linimport freechips.rocketchip.diplomacy.{BundleBridgeSink, LazyModule, LazyModuleImp, LazyModuleImpLike}
773be64b3SJiawei Linimport freechips.rocketchip.diplomaticobjectmodel.logicaltree.GenericLogicalTreeNode
873be64b3SJiawei Linimport freechips.rocketchip.interrupts.{IntSinkNode, IntSinkPortParameters, IntSinkPortSimple}
973be64b3SJiawei Linimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, BusErrors}
10496c0adfSJiawei Linimport freechips.rocketchip.tilelink.{BankBinder, TLBuffer, TLIdentityNode, TLNode, TLTempNode, TLXbar}
1173be64b3SJiawei Linimport huancun.debug.TLLogger
1273be64b3SJiawei Linimport huancun.{HCCacheParamsKey, HuanCun}
1373be64b3SJiawei Linimport system.HasSoCParameter
1473be64b3SJiawei Linimport top.BusPerfMonitor
1559239bc9SJiawei Linimport utils.{ResetGen, TLClientsMerger, TLEdgeBuffer}
1673be64b3SJiawei Lin
17*0f59c834SWilliam Wangclass L1BusErrorUnitInfo(implicit val p: Parameters) extends Bundle with HasSoCParameter {
189ef181f4SWilliam Wang  val ecc_error = Valid(UInt(soc.PAddrBits.W))
1973be64b3SJiawei Lin}
2073be64b3SJiawei Lin
2173be64b3SJiawei Linclass XSL1BusErrors()(implicit val p: Parameters) extends BusErrors {
22*0f59c834SWilliam Wang  val icache = new L1BusErrorUnitInfo
23*0f59c834SWilliam Wang  val dcache = new L1BusErrorUnitInfo
2473be64b3SJiawei Lin
2573be64b3SJiawei Lin  override def toErrorList: List[Option[(ValidIO[UInt], String, String)]] =
2673be64b3SJiawei Lin    List(
279ef181f4SWilliam Wang//      Some(icache.paddr, s"IBUS", s"Icache bus error"),
2873be64b3SJiawei Lin      Some(icache.ecc_error, s"I_ECC", s"Icache ecc error"),
299ef181f4SWilliam Wang//      Some(dcache.paddr, s"DBUS", s"Dcache bus error"),
3073be64b3SJiawei Lin      Some(dcache.ecc_error, s"D_ECC", s"Dcache ecc error")
3173be64b3SJiawei Lin    )
3273be64b3SJiawei Lin}
3373be64b3SJiawei Lin
3473be64b3SJiawei Lin/**
3573be64b3SJiawei Lin  *   XSTileMisc contains every module except Core and L2 Cache
3673be64b3SJiawei Lin  */
3773be64b3SJiawei Linclass XSTileMisc()(implicit p: Parameters) extends LazyModule
3873be64b3SJiawei Lin  with HasXSParameter
3973be64b3SJiawei Lin  with HasSoCParameter
4073be64b3SJiawei Lin{
4173be64b3SJiawei Lin  val l1_xbar = TLXbar()
4273be64b3SJiawei Lin  val mmio_xbar = TLXbar()
43be340b14SJiawei Lin  val mmio_port = TLIdentityNode() // to L3
4473be64b3SJiawei Lin  val memory_port = TLIdentityNode()
4573be64b3SJiawei Lin  val beu = LazyModule(new BusErrorUnit(
4673be64b3SJiawei Lin    new XSL1BusErrors(), BusErrorUnitParams(0x38010000), new GenericLogicalTreeNode
4773be64b3SJiawei Lin  ))
4873be64b3SJiawei Lin  val busPMU = BusPerfMonitor(enable = !debugOpts.FPGAPlatform)
495668a921SJiawei Lin  val l1d_logger = TLLogger(s"L2_L1D_${coreParams.HartId}", !debugOpts.FPGAPlatform)
5073be64b3SJiawei Lin  val l2_binder = coreParams.L2CacheParamsOpt.map(_ => BankBinder(coreParams.L2NBanks, 64))
5173be64b3SJiawei Lin
5273be64b3SJiawei Lin  val i_mmio_port = TLTempNode()
5373be64b3SJiawei Lin  val d_mmio_port = TLTempNode()
5473be64b3SJiawei Lin
5573be64b3SJiawei Lin  busPMU := l1d_logger
5673be64b3SJiawei Lin  l1_xbar :=* busPMU
5773be64b3SJiawei Lin
5873be64b3SJiawei Lin  l2_binder match {
5973be64b3SJiawei Lin    case Some(binder) =>
6059239bc9SJiawei Lin      memory_port := TLBuffer() := TLClientsMerger() := TLXbar() :=* binder
6173be64b3SJiawei Lin    case None =>
6273be64b3SJiawei Lin      memory_port := l1_xbar
6373be64b3SJiawei Lin  }
6473be64b3SJiawei Lin
65be340b14SJiawei Lin  mmio_xbar := TLBuffer.chainNode(2) := i_mmio_port
66be340b14SJiawei Lin  mmio_xbar := TLBuffer.chainNode(2) := d_mmio_port
67be340b14SJiawei Lin  beu.node := TLBuffer.chainNode(1) := mmio_xbar
68be340b14SJiawei Lin  mmio_port := TLBuffer() := mmio_xbar
6973be64b3SJiawei Lin
7073be64b3SJiawei Lin  lazy val module = new LazyModuleImp(this){
7173be64b3SJiawei Lin    val beu_errors = IO(Input(chiselTypeOf(beu.module.io.errors)))
7273be64b3SJiawei Lin    beu.module.io.errors <> beu_errors
7373be64b3SJiawei Lin  }
7473be64b3SJiawei Lin}
7573be64b3SJiawei Lin
7673be64b3SJiawei Linclass XSTile()(implicit p: Parameters) extends LazyModule
7773be64b3SJiawei Lin  with HasXSParameter
7873be64b3SJiawei Lin  with HasSoCParameter
7973be64b3SJiawei Lin{
8073be64b3SJiawei Lin  private val core = LazyModule(new XSCore())
8173be64b3SJiawei Lin  private val misc = LazyModule(new XSTileMisc())
8273be64b3SJiawei Lin  private val l2cache = coreParams.L2CacheParamsOpt.map(l2param =>
8373be64b3SJiawei Lin    LazyModule(new HuanCun()(new Config((_, _, _) => {
8473be64b3SJiawei Lin      case HCCacheParamsKey => l2param
8573be64b3SJiawei Lin    })))
8673be64b3SJiawei Lin  )
8773be64b3SJiawei Lin
8873be64b3SJiawei Lin  // public ports
8973be64b3SJiawei Lin  val memory_port = misc.memory_port
90be340b14SJiawei Lin  val uncache = misc.mmio_port
9173be64b3SJiawei Lin  val clint_int_sink = core.clint_int_sink
9273be64b3SJiawei Lin  val plic_int_sink = core.plic_int_sink
9373be64b3SJiawei Lin  val debug_int_sink = core.debug_int_sink
9473be64b3SJiawei Lin  val beu_int_source = misc.beu.intNode
9534ab1ae9SJiawei Lin  val core_reset_sink = BundleBridgeSink(Some(() => Bool()))
9673be64b3SJiawei Lin
9773be64b3SJiawei Lin  if (coreParams.dcacheParametersOpt.nonEmpty) {
98cac098b4SJiawei Lin    misc.l1d_logger :=
99cac098b4SJiawei Lin      TLBuffer.chainNode(1, Some("L1D_to_L2_buffer")) :=
100cac098b4SJiawei Lin      core.memBlock.dcache.clientNode
10173be64b3SJiawei Lin  }
102496c0adfSJiawei Lin  misc.busPMU :=
1035668a921SJiawei Lin    TLLogger(s"L2_L1I_${coreParams.HartId}", !debugOpts.FPGAPlatform) :=
104cac098b4SJiawei Lin    TLBuffer.chainNode(1, Some("L1I_to_L2_buffer")) :=
105496c0adfSJiawei Lin    core.frontend.icache.clientNode
106496c0adfSJiawei Lin
10773be64b3SJiawei Lin  if (!coreParams.softPTW) {
108496c0adfSJiawei Lin    misc.busPMU :=
1095668a921SJiawei Lin      TLLogger(s"L2_PTW_${coreParams.HartId}", !debugOpts.FPGAPlatform) :=
110cac098b4SJiawei Lin      TLBuffer.chainNode(3, Some("PTW_to_L2_buffer")) :=
111496c0adfSJiawei Lin      core.ptw.node
11273be64b3SJiawei Lin  }
11373be64b3SJiawei Lin  l2cache match {
11473be64b3SJiawei Lin    case Some(l2) =>
115be340b14SJiawei Lin      misc.l2_binder.get :*= l2.node :*= TLBuffer() :*= misc.l1_xbar
11673be64b3SJiawei Lin    case None =>
11773be64b3SJiawei Lin  }
11873be64b3SJiawei Lin
11973be64b3SJiawei Lin  misc.i_mmio_port := core.frontend.instrUncache.clientNode
12073be64b3SJiawei Lin  misc.d_mmio_port := core.memBlock.uncache.clientNode
12173be64b3SJiawei Lin
12273be64b3SJiawei Lin  lazy val module = new LazyModuleImp(this){
12373be64b3SJiawei Lin    val io = IO(new Bundle {
12473be64b3SJiawei Lin      val hartId = Input(UInt(64.W))
12573be64b3SJiawei Lin    })
12673be64b3SJiawei Lin
1275668a921SJiawei Lin    dontTouch(io.hartId)
1285668a921SJiawei Lin
12934ab1ae9SJiawei Lin    val core_soft_rst = core_reset_sink.in.head._1
13034ab1ae9SJiawei Lin
13173be64b3SJiawei Lin    core.module.io.hartId := io.hartId
132cd365d4cSrvcoresjw    if(l2cache.isDefined){
1331ca0e4f3SYinan Xu      core.module.io.perfEvents.zip(l2cache.get.module.io.perfEvents.flatten).foreach(x => x._1.value := x._2)
134cd365d4cSrvcoresjw    }
135cd365d4cSrvcoresjw    else {
136cd365d4cSrvcoresjw      core.module.io.perfEvents <> DontCare
137cd365d4cSrvcoresjw    }
13873be64b3SJiawei Lin
13973be64b3SJiawei Lin    misc.module.beu_errors <> core.module.io.beu_errors
14073be64b3SJiawei Lin
14177bc15a2SYinan Xu    // Modules are reset one by one
14277bc15a2SYinan Xu    // io_reset ----
14377bc15a2SYinan Xu    //             |
14477bc15a2SYinan Xu    //             v
14577bc15a2SYinan Xu    // reset ----> OR_SYNC --> {Misc, L2 Cache, Cores}
14677bc15a2SYinan Xu    val l2cacheMod = if (l2cache.isDefined) Seq(l2cache.get.module) else Seq()
14777bc15a2SYinan Xu    val resetChain = Seq(
14877bc15a2SYinan Xu      Seq(misc.module, core.module) ++ l2cacheMod
14977bc15a2SYinan Xu    )
15034ab1ae9SJiawei Lin    ResetGen(resetChain, reset.asBool || core_soft_rst, !debugOpts.FPGAPlatform)
15173be64b3SJiawei Lin  }
15273be64b3SJiawei Lin}
153