1package xiangshan 2 3import chisel3._ 4import chisel3.util._ 5import top.Parameters 6import xiangshan.backend._ 7import xiangshan.backend.dispatch.DispatchParameters 8import xiangshan.backend.exu.ExuParameters 9import xiangshan.frontend._ 10import xiangshan.mem._ 11import xiangshan.backend.fu.HasExceptionNO 12import xiangshan.cache.{ICache, DCache, DCacheParameters, ICacheParameters, L1plusCacheParameters, PTW, Uncache} 13import chipsalliance.rocketchip.config 14import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 15import freechips.rocketchip.tilelink.{TLBundleParameters, TLCacheCork, TLBuffer, TLClientNode, TLIdentityNode, TLXbar} 16import sifive.blocks.inclusivecache.{CacheParameters, InclusiveCache, InclusiveCacheMicroParameters} 17import utils._ 18 19case class XSCoreParameters 20( 21 XLEN: Int = 64, 22 HasMExtension: Boolean = true, 23 HasCExtension: Boolean = true, 24 HasDiv: Boolean = true, 25 HasICache: Boolean = true, 26 HasDCache: Boolean = true, 27 EnableStoreQueue: Boolean = true, 28 AddrBits: Int = 64, 29 VAddrBits: Int = 39, 30 PAddrBits: Int = 40, 31 HasFPU: Boolean = true, 32 FectchWidth: Int = 8, 33 EnableBPU: Boolean = true, 34 EnableBPD: Boolean = true, 35 EnableRAS: Boolean = true, 36 EnableLB: Boolean = false, 37 EnableLoop: Boolean = false, 38 HistoryLength: Int = 64, 39 BtbSize: Int = 2048, 40 JbtacSize: Int = 1024, 41 JbtacBanks: Int = 8, 42 RasSize: Int = 16, 43 CacheLineSize: Int = 512, 44 UBtbWays: Int = 16, 45 BtbWays: Int = 2, 46 IBufSize: Int = 64, 47 DecodeWidth: Int = 6, 48 RenameWidth: Int = 6, 49 CommitWidth: Int = 6, 50 BrqSize: Int = 12, 51 IssQueSize: Int = 8, 52 NRPhyRegs: Int = 128, 53 NRIntReadPorts: Int = 14, 54 NRIntWritePorts: Int = 8, 55 NRFpReadPorts: Int = 14, 56 NRFpWritePorts: Int = 8, 57 EnableUnifiedLSQ: Boolean = false, 58 LsroqSize: Int = 16, 59 LoadQueueSize: Int = 12, 60 StoreQueueSize: Int = 10, 61 RoqSize: Int = 32, 62 dpParams: DispatchParameters = DispatchParameters( 63 DqEnqWidth = 4, 64 IntDqSize = 24, 65 FpDqSize = 16, 66 LsDqSize = 16, 67 IntDqDeqWidth = 4, 68 FpDqDeqWidth = 4, 69 LsDqDeqWidth = 4, 70 IntDqReplayWidth = 4, 71 FpDqReplayWidth = 4, 72 LsDqReplayWidth = 4 73 ), 74 exuParameters: ExuParameters = ExuParameters( 75 JmpCnt = 1, 76 AluCnt = 4, 77 MulCnt = 0, 78 MduCnt = 2, 79 FmacCnt = 4, 80 FmiscCnt = 2, 81 FmiscDivSqrtCnt = 0, 82 LduCnt = 2, 83 StuCnt = 2 84 ), 85 LoadPipelineWidth: Int = 2, 86 StorePipelineWidth: Int = 2, 87 StoreBufferSize: Int = 16, 88 RefillSize: Int = 512, 89 TlbEntrySize: Int = 32, 90 TlbL2EntrySize: Int = 256, // or 512 91 PtwL1EntrySize: Int = 16, 92 PtwL2EntrySize: Int = 256, 93 NumPerfCounters: Int = 16 94) 95 96trait HasXSParameter { 97 98 val core = Parameters.get.coreParameters 99 val env = Parameters.get.envParameters 100 101 val XLEN = core.XLEN 102 val HasMExtension = core.HasMExtension 103 val HasCExtension = core.HasCExtension 104 val HasDiv = core.HasDiv 105 val HasIcache = core.HasICache 106 val HasDcache = core.HasDCache 107 val EnableStoreQueue = core.EnableStoreQueue 108 val AddrBits = core.AddrBits // AddrBits is used in some cases 109 val VAddrBits = core.VAddrBits // VAddrBits is Virtual Memory addr bits 110 val PAddrBits = core.PAddrBits // PAddrBits is Phyical Memory addr bits 111 val AddrBytes = AddrBits / 8 // unused 112 val DataBits = XLEN 113 val DataBytes = DataBits / 8 114 val HasFPU = core.HasFPU 115 val FetchWidth = core.FectchWidth 116 val PredictWidth = FetchWidth * 2 117 val EnableBPU = core.EnableBPU 118 val EnableBPD = core.EnableBPD // enable backing predictor(like Tage) in BPUStage3 119 val EnableRAS = core.EnableRAS 120 val EnableLB = core.EnableLB 121 val EnableLoop = core.EnableLoop 122 val HistoryLength = core.HistoryLength 123 val BtbSize = core.BtbSize 124 // val BtbWays = 4 125 val BtbBanks = PredictWidth 126 // val BtbSets = BtbSize / BtbWays 127 val JbtacSize = core.JbtacSize 128 val JbtacBanks = core.JbtacBanks 129 val RasSize = core.RasSize 130 val CacheLineSize = core.CacheLineSize 131 val CacheLineHalfWord = CacheLineSize / 16 132 val ExtHistoryLength = HistoryLength + 64 133 val UBtbWays = core.UBtbWays 134 val BtbWays = core.BtbWays 135 val IBufSize = core.IBufSize 136 val DecodeWidth = core.DecodeWidth 137 val RenameWidth = core.RenameWidth 138 val CommitWidth = core.CommitWidth 139 val BrqSize = core.BrqSize 140 val IssQueSize = core.IssQueSize 141 val BrTagWidth = log2Up(BrqSize) 142 val NRPhyRegs = core.NRPhyRegs 143 val PhyRegIdxWidth = log2Up(NRPhyRegs) 144 val RoqSize = core.RoqSize 145 val EnableUnifiedLSQ = core.EnableUnifiedLSQ 146 val LsroqSize = core.LsroqSize // 64 147 val InnerLsroqIdxWidth = log2Up(LsroqSize) 148 val LsroqIdxWidth = InnerLsroqIdxWidth + 1 149 val LoadQueueSize = core.LoadQueueSize 150 val StoreQueueSize = core.StoreQueueSize 151 val dpParams = core.dpParams 152 val ReplayWidth = dpParams.IntDqReplayWidth + dpParams.FpDqReplayWidth + dpParams.LsDqReplayWidth 153 val exuParameters = core.exuParameters 154 val NRIntReadPorts = core.NRIntReadPorts 155 val NRIntWritePorts = core.NRIntWritePorts 156 val NRMemReadPorts = exuParameters.LduCnt + 2*exuParameters.StuCnt 157 val NRFpReadPorts = core.NRFpReadPorts 158 val NRFpWritePorts = core.NRFpWritePorts 159 val LoadPipelineWidth = core.LoadPipelineWidth 160 val StorePipelineWidth = core.StorePipelineWidth 161 val StoreBufferSize = core.StoreBufferSize 162 val RefillSize = core.RefillSize 163 val DTLBWidth = core.LoadPipelineWidth + core.StorePipelineWidth 164 val TlbEntrySize = core.TlbEntrySize 165 val TlbL2EntrySize = core.TlbL2EntrySize 166 val PtwL1EntrySize = core.PtwL1EntrySize 167 val PtwL2EntrySize = core.PtwL2EntrySize 168 val NumPerfCounters = core.NumPerfCounters 169 170 val l1BusDataWidth = 256 171 172 val icacheParameters = ICacheParameters( 173 ) 174 175 val l1plusCacheParameters = L1plusCacheParameters( 176 tagECC = Some("secded"), 177 dataECC = Some("secded"), 178 nMissEntries = 8 179 ) 180 181 val dcacheParameters = DCacheParameters( 182 tagECC = Some("secded"), 183 dataECC = Some("secded"), 184 nMissEntries = 16, 185 nLoadMissEntries = 8, 186 nStoreMissEntries = 8 187 ) 188 189 val LRSCCycles = 100 190} 191 192trait HasXSLog { this: RawModule => 193 implicit val moduleName: String = this.name 194} 195 196abstract class XSModule extends MultiIOModule 197 with HasXSParameter 198 with HasExceptionNO 199 with HasXSLog 200{ 201 def io: Record 202} 203 204//remove this trait after impl module logic 205trait NeedImpl { this: RawModule => 206 override protected def IO[T <: Data](iodef: T): T = { 207 println(s"[Warn]: (${this.name}) please reomve 'NeedImpl' after implement this module") 208 val io = chisel3.experimental.IO(iodef) 209 io <> DontCare 210 io 211 } 212} 213 214abstract class XSBundle extends Bundle 215 with HasXSParameter 216 217case class EnviromentParameters 218( 219 FPGAPlatform: Boolean = true, 220 EnableDebug: Boolean = false 221) 222 223object AddressSpace extends HasXSParameter { 224 // (start, size) 225 // address out of MMIO will be considered as DRAM 226 def mmio = List( 227 (0x30000000L, 0x10000000L), // internal devices, such as CLINT and PLIC 228 (0x40000000L, 0x40000000L) // external devices 229 ) 230 231 def isMMIO(addr: UInt): Bool = mmio.map(range => { 232 require(isPow2(range._2)) 233 val bits = log2Up(range._2) 234 (addr ^ range._1.U)(PAddrBits-1, bits) === 0.U 235 }).reduce(_ || _) 236} 237 238 239 240class XSCore()(implicit p: config.Parameters) extends LazyModule { 241 242 val dcache = LazyModule(new DCache()) 243 val uncache = LazyModule(new Uncache()) 244 val icache = LazyModule(new ICache()) 245 val ptw = LazyModule(new PTW()) 246 247 val mem = TLIdentityNode() 248 val mmio = uncache.clientNode 249 250 // TODO: refactor these params 251 private val l2 = LazyModule(new InclusiveCache( 252 CacheParameters( 253 level = 2, 254 ways = 4, 255 sets = 512 * 1024 / (64 * 4), 256 blockBytes = 64, 257 beatBytes = 32 // beatBytes = l1BusDataWidth / 8 258 ), 259 InclusiveCacheMicroParameters( 260 writeBytes = 8 261 ) 262 )) 263 264 private val xbar = TLXbar() 265 266 xbar := TLBuffer() := DebugIdentityNode() := dcache.clientNode 267 xbar := TLBuffer() := DebugIdentityNode() := icache.clientNode 268 xbar := TLBuffer() := DebugIdentityNode() := ptw.node 269 270 l2.node := xbar 271 272 mem := TLBuffer() := TLCacheCork() := TLBuffer() := l2.node 273 274 lazy val module = new XSCoreImp(this) 275} 276 277class XSCoreImp(outer: XSCore) extends LazyModuleImp(outer) with HasXSParameter { 278 val io = IO(new Bundle { 279 val externalInterrupt = new ExternalInterruptIO 280 }) 281 282 val front = Module(new Frontend) 283 val backend = Module(new Backend) 284 val mem = Module(new Memend) 285 286 val dcache = outer.dcache.module 287 val uncache = outer.uncache.module 288 val icache = outer.icache.module 289 val ptw = outer.ptw.module 290 291 front.io.backend <> backend.io.frontend 292 front.io.icacheResp <> icache.io.resp 293 front.io.icacheToTlb <> icache.io.tlb 294 icache.io.req <> front.io.icacheReq 295 icache.io.flush <> front.io.icacheFlush 296 icache.io.fencei := backend.io.fencei 297 mem.io.backend <> backend.io.mem 298 io.externalInterrupt <> backend.io.externalInterrupt 299 300 ptw.io.tlb(0) <> mem.io.ptw 301 ptw.io.tlb(1) <> front.io.ptw 302 ptw.io.sfence <> backend.io.sfence 303 ptw.io.csr <> backend.io.tlbCsrIO 304 305 dcache.io.lsu.load <> mem.io.loadUnitToDcacheVec 306 dcache.io.lsu.lsroq <> mem.io.loadMiss 307 dcache.io.lsu.atomics <> mem.io.atomics 308 dcache.io.lsu.store <> mem.io.sbufferToDcache 309 uncache.io.lsroq <> mem.io.uncache 310 311} 312