xref: /XiangShan/src/main/scala/xiangshan/Parameters.scala (revision cea88ff813c6133927ce43d7e3269482c0ae7cef)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan
18
19import chipsalliance.rocketchip.config.{Field, Parameters}
20import chisel3._
21import chisel3.util._
22import xiangshan.backend.exu._
23import xiangshan.backend.dispatch.DispatchParameters
24import xiangshan.cache.DCacheParameters
25import xiangshan.cache.prefetch._
26import xiangshan.frontend.{BasePredictor, BranchPredictionResp, FTB, FakePredictor, RAS, Tage, ITTage, Tage_SC, FauFTB}
27import xiangshan.frontend.icache.ICacheParameters
28import xiangshan.cache.mmu.{L2TLBParameters, TLBParameters}
29import freechips.rocketchip.diplomacy.AddressSet
30import system.SoCParamsKey
31import huancun._
32import huancun.debug._
33import scala.math.min
34
35case object XSTileKey extends Field[Seq[XSCoreParameters]]
36
37case object XSCoreParamsKey extends Field[XSCoreParameters]
38
39case class XSCoreParameters
40(
41  HasPrefetch: Boolean = false,
42  HartId: Int = 0,
43  XLEN: Int = 64,
44  HasMExtension: Boolean = true,
45  HasCExtension: Boolean = true,
46  HasDiv: Boolean = true,
47  HasICache: Boolean = true,
48  HasDCache: Boolean = true,
49  AddrBits: Int = 64,
50  VAddrBits: Int = 39,
51  HasFPU: Boolean = true,
52  HasCustomCSRCacheOp: Boolean = true,
53  FetchWidth: Int = 8,
54  AsidLength: Int = 16,
55  EnableBPU: Boolean = true,
56  EnableBPD: Boolean = true,
57  EnableRAS: Boolean = true,
58  EnableLB: Boolean = false,
59  EnableLoop: Boolean = true,
60  EnableSC: Boolean = true,
61  EnbaleTlbDebug: Boolean = false,
62  EnableJal: Boolean = false,
63  EnableFauFTB: Boolean = true,
64  UbtbGHRLength: Int = 4,
65  // HistoryLength: Int = 512,
66  EnableGHistDiff: Boolean = true,
67  UbtbSize: Int = 256,
68  FtbSize: Int = 2048,
69  RasSize: Int = 32,
70  CacheLineSize: Int = 512,
71  FtbWays: Int = 4,
72  TageTableInfos: Seq[Tuple3[Int,Int,Int]] =
73  //       Sets  Hist   Tag
74    // Seq(( 2048,    2,    8),
75    //     ( 2048,    9,    8),
76    //     ( 2048,   13,    8),
77    //     ( 2048,   20,    8),
78    //     ( 2048,   26,    8),
79    //     ( 2048,   44,    8),
80    //     ( 2048,   73,    8),
81    //     ( 2048,  256,    8)),
82    Seq(( 4096,    8,    8),
83        ( 4096,   13,    8),
84        ( 4096,   32,    8),
85        ( 4096,  119,    8)),
86  ITTageTableInfos: Seq[Tuple3[Int,Int,Int]] =
87  //      Sets  Hist   Tag
88    Seq(( 256,    4,    9),
89        ( 256,    8,    9),
90        ( 512,   13,    9),
91        ( 512,   16,    9),
92        ( 512,   32,    9)),
93  SCNRows: Int = 512,
94  SCNTables: Int = 4,
95  SCCtrBits: Int = 6,
96  SCHistLens: Seq[Int] = Seq(0, 4, 10, 16),
97  numBr: Int = 2,
98  branchPredictor: Function2[BranchPredictionResp, Parameters, Tuple2[Seq[BasePredictor], BranchPredictionResp]] =
99    ((resp_in: BranchPredictionResp, p: Parameters) => {
100      val ftb = Module(new FTB()(p))
101      val ubtb =Module(new FauFTB()(p))
102      // val bim = Module(new BIM()(p))
103      val tage = Module(new Tage_SC()(p))
104      val ras = Module(new RAS()(p))
105      val ittage = Module(new ITTage()(p))
106      val preds = Seq(ubtb, tage, ftb, ittage, ras)
107      preds.map(_.io := DontCare)
108
109      // ubtb.io.resp_in(0)  := resp_in
110      // bim.io.resp_in(0)   := ubtb.io.resp
111      // btb.io.resp_in(0)   := bim.io.resp
112      // tage.io.resp_in(0)  := btb.io.resp
113      // loop.io.resp_in(0)  := tage.io.resp
114      ubtb.io.in.bits.resp_in(0) := resp_in
115      tage.io.in.bits.resp_in(0) := ubtb.io.out
116      ftb.io.in.bits.resp_in(0)  := tage.io.out
117      ittage.io.in.bits.resp_in(0)  := ftb.io.out
118      ras.io.in.bits.resp_in(0) := ittage.io.out
119
120      (preds, ras.io.out)
121    }),
122  IBufSize: Int = 48,
123  DecodeWidth: Int = 6,
124  RenameWidth: Int = 6,
125  CommitWidth: Int = 6,
126  FtqSize: Int = 64,
127  EnableLoadFastWakeUp: Boolean = true, // NOTE: not supported now, make it false
128  IssQueSize: Int = 16,
129  NRPhyRegs: Int = 192,
130  LoadQueueSize: Int = 80,
131  LoadQueueNWriteBanks: Int = 8,
132  StoreQueueSize: Int = 64,
133  StoreQueueNWriteBanks: Int = 8,
134  VlsQueueSize: Int = 8,
135  RobSize: Int = 256,
136  dpParams: DispatchParameters = DispatchParameters(
137    IntDqSize = 16,
138    FpDqSize = 16,
139    LsDqSize = 16,
140    IntDqDeqWidth = 4,
141    FpDqDeqWidth = 4,
142    LsDqDeqWidth = 4
143  ),
144  exuParameters: ExuParameters = ExuParameters(
145    JmpCnt = 1,
146    AluCnt = 4,
147    MulCnt = 0,
148    MduCnt = 2,
149    FmacCnt = 4,
150    FmiscCnt = 2,
151    FmiscDivSqrtCnt = 0,
152    LduCnt = 2,
153    StuCnt = 2
154  ),
155  LoadPipelineWidth: Int = 2,
156  StorePipelineWidth: Int = 2,
157  VecMemSrcInWidth: Int = 2,
158  VecMemInstWbWidth: Int = 1,
159  VecMemDispatchWidth: Int = 1,
160  StoreBufferSize: Int = 16,
161  StoreBufferThreshold: Int = 7,
162  EnsbufferWidth: Int = 2,
163  UncacheBufferSize: Int = 4,
164  EnableLoadToLoadForward: Boolean = true,
165  EnableFastForward: Boolean = false,
166  EnableLdVioCheckAfterReset: Boolean = true,
167  EnableSoftPrefetchAfterReset: Boolean = true,
168  EnableCacheErrorAfterReset: Boolean = true,
169  EnableAccurateLoadError: Boolean = true,
170  EnableUncacheWriteOutstanding: Boolean = true,
171  MMUAsidLen: Int = 16, // max is 16, 0 is not supported now
172  ReSelectLen: Int = 6, // load replay queue replay select counter len
173  itlbParameters: TLBParameters = TLBParameters(
174    name = "itlb",
175    fetchi = true,
176    useDmode = false,
177    normalNWays = 32,
178    normalReplacer = Some("plru"),
179    superNWays = 4,
180    superReplacer = Some("plru")
181  ),
182  ldtlbParameters: TLBParameters = TLBParameters(
183    name = "ldtlb",
184    normalNSets = 64,
185    normalNWays = 1,
186    normalAssociative = "sa",
187    normalReplacer = Some("setplru"),
188    superNWays = 16,
189    normalAsVictim = true,
190    outReplace = false,
191    partialStaticPMP = true,
192    outsideRecvFlush = true,
193    saveLevel = true
194  ),
195  sttlbParameters: TLBParameters = TLBParameters(
196    name = "sttlb",
197    normalNSets = 64,
198    normalNWays = 1,
199    normalAssociative = "sa",
200    normalReplacer = Some("setplru"),
201    superNWays = 16,
202    normalAsVictim = true,
203    outReplace = false,
204    partialStaticPMP = true,
205    outsideRecvFlush = true,
206    saveLevel = true
207  ),
208  refillBothTlb: Boolean = false,
209  btlbParameters: TLBParameters = TLBParameters(
210    name = "btlb",
211    normalNSets = 1,
212    normalNWays = 64,
213    superNWays = 4,
214  ),
215  l2tlbParameters: L2TLBParameters = L2TLBParameters(),
216  NumPerfCounters: Int = 16,
217  icacheParameters: ICacheParameters = ICacheParameters(
218    tagECC = Some("parity"),
219    dataECC = Some("parity"),
220    replacer = Some("setplru"),
221    nMissEntries = 2,
222    nProbeEntries = 2,
223    nPrefetchEntries = 2,
224    hasPrefetch = true,
225  ),
226  dcacheParametersOpt: Option[DCacheParameters] = Some(DCacheParameters(
227    tagECC = Some("secded"),
228    dataECC = Some("secded"),
229    replacer = Some("setplru"),
230    nMissEntries = 16,
231    nProbeEntries = 8,
232    nReleaseEntries = 18
233  )),
234  L2CacheParamsOpt: Option[HCCacheParameters] = Some(HCCacheParameters(
235    name = "l2",
236    level = 2,
237    ways = 8,
238    sets = 1024, // default 512KB L2
239    prefetch = Some(huancun.prefetch.BOPParameters())
240  )),
241  L2NBanks: Int = 1,
242  usePTWRepeater: Boolean = false,
243  softPTW: Boolean = false // dpi-c debug only
244){
245  val allHistLens = SCHistLens ++ ITTageTableInfos.map(_._2) ++ TageTableInfos.map(_._2) :+ UbtbGHRLength
246  val HistoryLength = allHistLens.max + numBr * FtqSize + 9 // 256 for the predictor configs now
247
248  val loadExuConfigs = Seq.fill(exuParameters.LduCnt)(LdExeUnitCfg)
249  val storeExuConfigs = Seq.fill(exuParameters.StuCnt)(StaExeUnitCfg) ++ Seq.fill(exuParameters.StuCnt)(StdExeUnitCfg)
250
251  val intExuConfigs = (Seq.fill(exuParameters.AluCnt)(AluExeUnitCfg) ++
252    Seq.fill(exuParameters.MduCnt)(MulDivExeUnitCfg) :+ JumpCSRExeUnitCfg)
253
254  val fpExuConfigs =
255    Seq.fill(exuParameters.FmacCnt)(FmacExeUnitCfg) ++
256      Seq.fill(exuParameters.FmiscCnt)(FmiscExeUnitCfg)
257
258  val exuConfigs: Seq[ExuConfig] = intExuConfigs ++ fpExuConfigs ++ loadExuConfigs ++ storeExuConfigs
259}
260
261case object DebugOptionsKey extends Field[DebugOptions]
262
263case class DebugOptions
264(
265  FPGAPlatform: Boolean = false,
266  EnableDifftest: Boolean = false,
267  AlwaysBasicDiff: Boolean = true,
268  EnableDebug: Boolean = false,
269  EnablePerfDebug: Boolean = true,
270  UseDRAMSim: Boolean = false,
271  EnableTopDown: Boolean = false
272)
273
274trait HasXSParameter {
275
276  implicit val p: Parameters
277
278  val PAddrBits = p(SoCParamsKey).PAddrBits // PAddrBits is Phyical Memory addr bits
279
280  val coreParams = p(XSCoreParamsKey)
281  val env = p(DebugOptionsKey)
282
283  val XLEN = coreParams.XLEN
284  val minFLen = 32
285  val fLen = 64
286  def xLen = XLEN
287
288  val HasMExtension = coreParams.HasMExtension
289  val HasCExtension = coreParams.HasCExtension
290  val HasDiv = coreParams.HasDiv
291  val HasIcache = coreParams.HasICache
292  val HasDcache = coreParams.HasDCache
293  val AddrBits = coreParams.AddrBits // AddrBits is used in some cases
294  val VAddrBits = coreParams.VAddrBits // VAddrBits is Virtual Memory addr bits
295  val AsidLength = coreParams.AsidLength
296  val ReSelectLen = coreParams.ReSelectLen
297  val AddrBytes = AddrBits / 8 // unused
298  val DataBits = XLEN
299  val DataBytes = DataBits / 8
300  val HasFPU = coreParams.HasFPU
301  val HasCustomCSRCacheOp = coreParams.HasCustomCSRCacheOp
302  val FetchWidth = coreParams.FetchWidth
303  val PredictWidth = FetchWidth * (if (HasCExtension) 2 else 1)
304  val EnableBPU = coreParams.EnableBPU
305  val EnableBPD = coreParams.EnableBPD // enable backing predictor(like Tage) in BPUStage3
306  val EnableRAS = coreParams.EnableRAS
307  val EnableLB = coreParams.EnableLB
308  val EnableLoop = coreParams.EnableLoop
309  val EnableSC = coreParams.EnableSC
310  val EnbaleTlbDebug = coreParams.EnbaleTlbDebug
311  val HistoryLength = coreParams.HistoryLength
312  val EnableGHistDiff = coreParams.EnableGHistDiff
313  val UbtbGHRLength = coreParams.UbtbGHRLength
314  val UbtbSize = coreParams.UbtbSize
315  val EnableFauFTB = coreParams.EnableFauFTB
316  val FtbSize = coreParams.FtbSize
317  val FtbWays = coreParams.FtbWays
318  val RasSize = coreParams.RasSize
319
320  def getBPDComponents(resp_in: BranchPredictionResp, p: Parameters) = {
321    coreParams.branchPredictor(resp_in, p)
322  }
323  val numBr = coreParams.numBr
324  val TageTableInfos = coreParams.TageTableInfos
325  val TageBanks = coreParams.numBr
326  val SCNRows = coreParams.SCNRows
327  val SCCtrBits = coreParams.SCCtrBits
328  val SCHistLens = coreParams.SCHistLens
329  val SCNTables = coreParams.SCNTables
330
331  val SCTableInfos = Seq.fill(SCNTables)((SCNRows, SCCtrBits)) zip SCHistLens map {
332    case ((n, cb), h) => (n, cb, h)
333  }
334  val ITTageTableInfos = coreParams.ITTageTableInfos
335  type FoldedHistoryInfo = Tuple2[Int, Int]
336  val foldedGHistInfos =
337    (TageTableInfos.map{ case (nRows, h, t) =>
338      if (h > 0)
339        Set((h, min(log2Ceil(nRows/numBr), h)), (h, min(h, t)), (h, min(h, t-1)))
340      else
341        Set[FoldedHistoryInfo]()
342    }.reduce(_++_).toSet ++
343    SCTableInfos.map{ case (nRows, _, h) =>
344      if (h > 0)
345        Set((h, min(log2Ceil(nRows/TageBanks), h)))
346      else
347        Set[FoldedHistoryInfo]()
348    }.reduce(_++_).toSet ++
349    ITTageTableInfos.map{ case (nRows, h, t) =>
350      if (h > 0)
351        Set((h, min(log2Ceil(nRows), h)), (h, min(h, t)), (h, min(h, t-1)))
352      else
353        Set[FoldedHistoryInfo]()
354    }.reduce(_++_) ++
355      Set[FoldedHistoryInfo]((UbtbGHRLength, log2Ceil(UbtbSize)))
356    ).toList
357
358
359
360  val CacheLineSize = coreParams.CacheLineSize
361  val CacheLineHalfWord = CacheLineSize / 16
362  val ExtHistoryLength = HistoryLength + 64
363  val IBufSize = coreParams.IBufSize
364  val DecodeWidth = coreParams.DecodeWidth
365  val RenameWidth = coreParams.RenameWidth
366  val CommitWidth = coreParams.CommitWidth
367  val FtqSize = coreParams.FtqSize
368  val IssQueSize = coreParams.IssQueSize
369  val EnableLoadFastWakeUp = coreParams.EnableLoadFastWakeUp
370  val NRPhyRegs = coreParams.NRPhyRegs
371  val PhyRegIdxWidth = log2Up(NRPhyRegs)
372  val RobSize = coreParams.RobSize
373  val IntRefCounterWidth = log2Ceil(RobSize)
374  val LoadQueueSize = coreParams.LoadQueueSize
375  val LoadQueueNWriteBanks = coreParams.LoadQueueNWriteBanks
376  val StoreQueueSize = coreParams.StoreQueueSize
377  val StoreQueueNWriteBanks = coreParams.StoreQueueNWriteBanks
378  val VlsQueueSize = coreParams.VlsQueueSize
379  val dpParams = coreParams.dpParams
380  val exuParameters = coreParams.exuParameters
381  val NRMemReadPorts = exuParameters.LduCnt + 2 * exuParameters.StuCnt
382  val NRIntReadPorts = 2 * exuParameters.AluCnt + NRMemReadPorts
383  val NRIntWritePorts = exuParameters.AluCnt + exuParameters.MduCnt + exuParameters.LduCnt
384  val NRFpReadPorts = 3 * exuParameters.FmacCnt + exuParameters.StuCnt
385  val NRFpWritePorts = exuParameters.FpExuCnt + exuParameters.LduCnt
386  val LoadPipelineWidth = coreParams.LoadPipelineWidth
387  val StorePipelineWidth = coreParams.StorePipelineWidth
388  val VecMemSrcInWidth = coreParams.VecMemSrcInWidth
389  val VecMemInstWbWidth = coreParams.VecMemInstWbWidth
390  val VecMemDispatchWidth = coreParams.VecMemDispatchWidth
391  val StoreBufferSize = coreParams.StoreBufferSize
392  val StoreBufferThreshold = coreParams.StoreBufferThreshold
393  val EnsbufferWidth = coreParams.EnsbufferWidth
394  val UncacheBufferSize = coreParams.UncacheBufferSize
395  val EnableLoadToLoadForward = coreParams.EnableLoadToLoadForward
396  val EnableFastForward = coreParams.EnableFastForward
397  val EnableLdVioCheckAfterReset = coreParams.EnableLdVioCheckAfterReset
398  val EnableSoftPrefetchAfterReset = coreParams.EnableSoftPrefetchAfterReset
399  val EnableCacheErrorAfterReset = coreParams.EnableCacheErrorAfterReset
400  val EnableAccurateLoadError = coreParams.EnableAccurateLoadError
401  val EnableUncacheWriteOutstanding = coreParams.EnableUncacheWriteOutstanding
402  val asidLen = coreParams.MMUAsidLen
403  val BTLBWidth = coreParams.LoadPipelineWidth + coreParams.StorePipelineWidth
404  val refillBothTlb = coreParams.refillBothTlb
405  val itlbParams = coreParams.itlbParameters
406  val ldtlbParams = coreParams.ldtlbParameters
407  val sttlbParams = coreParams.sttlbParameters
408  val btlbParams = coreParams.btlbParameters
409  val l2tlbParams = coreParams.l2tlbParameters
410  val NumPerfCounters = coreParams.NumPerfCounters
411
412  val NumRs = (exuParameters.JmpCnt+1)/2 + (exuParameters.AluCnt+1)/2 + (exuParameters.MulCnt+1)/2 +
413              (exuParameters.MduCnt+1)/2 + (exuParameters.FmacCnt+1)/2 +  + (exuParameters.FmiscCnt+1)/2 +
414              (exuParameters.FmiscDivSqrtCnt+1)/2 + (exuParameters.LduCnt+1)/2 +
415              (exuParameters.StuCnt+1)/2 + (exuParameters.StuCnt+1)/2
416
417  val instBytes = if (HasCExtension) 2 else 4
418  val instOffsetBits = log2Ceil(instBytes)
419
420  val icacheParameters = coreParams.icacheParameters
421  val dcacheParameters = coreParams.dcacheParametersOpt.getOrElse(DCacheParameters())
422
423  // dcache block cacheline when lr for LRSCCycles - LRSCBackOff cycles
424  // for constrained LR/SC loop
425  val LRSCCycles = 64
426  // for lr storm
427  val LRSCBackOff = 8
428
429  // cache hierarchy configurations
430  val l1BusDataWidth = 256
431
432  // load violation predict
433  val ResetTimeMax2Pow = 20 //1078576
434  val ResetTimeMin2Pow = 10 //1024
435  // wait table parameters
436  val WaitTableSize = 1024
437  val MemPredPCWidth = log2Up(WaitTableSize)
438  val LWTUse2BitCounter = true
439  // store set parameters
440  val SSITSize = WaitTableSize
441  val LFSTSize = 32
442  val SSIDWidth = log2Up(LFSTSize)
443  val LFSTWidth = 4
444  val StoreSetEnable = true // LWT will be disabled if SS is enabled
445
446  val loadExuConfigs = coreParams.loadExuConfigs
447  val storeExuConfigs = coreParams.storeExuConfigs
448
449  val intExuConfigs = coreParams.intExuConfigs
450
451  val fpExuConfigs = coreParams.fpExuConfigs
452
453  val exuConfigs = coreParams.exuConfigs
454
455  val PCntIncrStep: Int = 6
456  val numPCntHc: Int = 25
457  val numPCntPtw: Int = 19
458
459  val numCSRPCntFrontend = 8
460  val numCSRPCntCtrl     = 8
461  val numCSRPCntLsu      = 8
462  val numCSRPCntHc       = 5
463}
464