1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan 18 19import org.chipsalliance.cde.config.{Field, Parameters} 20import chisel3._ 21import chisel3.util._ 22import huancun._ 23import system.SoCParamsKey 24import xiangshan.backend.datapath.RdConfig._ 25import xiangshan.backend.datapath.WbConfig._ 26import xiangshan.backend.dispatch.DispatchParameters 27import xiangshan.backend.exu.ExeUnitParams 28import xiangshan.backend.fu.FuConfig._ 29import xiangshan.backend.issue.{IntScheduler, IssueBlockParams, MemScheduler, SchdBlockParams, SchedulerType, VfScheduler, FpScheduler} 30import xiangshan.backend.regfile.{IntPregParams, PregParams, VfPregParams, FakeIntPregParams, FpPregParams} 31import xiangshan.backend.BackendParams 32import xiangshan.cache.DCacheParameters 33import xiangshan.cache.prefetch._ 34import xiangshan.frontend.{BasePredictor, BranchPredictionResp, FTB, FakePredictor, RAS, Tage, ITTage, Tage_SC, FauFTB} 35import xiangshan.frontend.icache.ICacheParameters 36import xiangshan.cache.mmu.{L2TLBParameters, TLBParameters} 37import xiangshan.frontend._ 38import xiangshan.frontend.icache.ICacheParameters 39 40import freechips.rocketchip.diplomacy.AddressSet 41import freechips.rocketchip.tile.MaxHartIdBits 42import system.SoCParamsKey 43import huancun._ 44import huancun.debug._ 45import xiangshan.cache.wpu.WPUParameters 46import coupledL2._ 47import xiangshan.backend.datapath.WakeUpConfig 48import xiangshan.mem.prefetch.{PrefetcherParams, SMSParams} 49 50import scala.math.min 51 52case object XSTileKey extends Field[Seq[XSCoreParameters]] 53 54case object XSCoreParamsKey extends Field[XSCoreParameters] 55 56case class XSCoreParameters 57( 58 HasPrefetch: Boolean = false, 59 HartId: Int = 0, 60 XLEN: Int = 64, 61 VLEN: Int = 128, 62 ELEN: Int = 64, 63 HSXLEN: Int = 64, 64 HasMExtension: Boolean = true, 65 HasCExtension: Boolean = true, 66 HasHExtension: Boolean = true, 67 HasDiv: Boolean = true, 68 HasICache: Boolean = true, 69 HasDCache: Boolean = true, 70 AddrBits: Int = 64, 71 VAddrBits: Int = 39, 72 GPAddrBits: Int = 41, 73 HasFPU: Boolean = true, 74 HasVPU: Boolean = true, 75 HasCustomCSRCacheOp: Boolean = true, 76 FetchWidth: Int = 8, 77 AsidLength: Int = 16, 78 VmidLength: Int = 14, 79 EnableBPU: Boolean = true, 80 EnableBPD: Boolean = true, 81 EnableRAS: Boolean = true, 82 EnableLB: Boolean = false, 83 EnableLoop: Boolean = true, 84 EnableSC: Boolean = true, 85 EnbaleTlbDebug: Boolean = false, 86 EnableClockGate: Boolean = true, 87 EnableJal: Boolean = false, 88 EnableFauFTB: Boolean = true, 89 UbtbGHRLength: Int = 4, 90 // HistoryLength: Int = 512, 91 EnableGHistDiff: Boolean = true, 92 EnableCommitGHistDiff: Boolean = true, 93 UbtbSize: Int = 256, 94 FtbSize: Int = 2048, 95 RasSize: Int = 16, 96 RasSpecSize: Int = 32, 97 RasCtrSize: Int = 3, 98 CacheLineSize: Int = 512, 99 FtbWays: Int = 4, 100 TageTableInfos: Seq[Tuple3[Int,Int,Int]] = 101 // Sets Hist Tag 102 Seq(( 4096, 8, 8), 103 ( 4096, 13, 8), 104 ( 4096, 32, 8), 105 ( 4096, 119, 8)), 106 ITTageTableInfos: Seq[Tuple3[Int,Int,Int]] = 107 // Sets Hist Tag 108 Seq(( 256, 4, 9), 109 ( 256, 8, 9), 110 ( 512, 13, 9), 111 ( 512, 16, 9), 112 ( 512, 32, 9)), 113 SCNRows: Int = 512, 114 SCNTables: Int = 4, 115 SCCtrBits: Int = 6, 116 SCHistLens: Seq[Int] = Seq(0, 4, 10, 16), 117 numBr: Int = 2, 118 branchPredictor: (BranchPredictionResp, Parameters) => Tuple2[Seq[BasePredictor], BranchPredictionResp] = 119 (resp_in: BranchPredictionResp, p: Parameters) => { 120 val ftb = Module(new FTB()(p)) 121 val uftb = Module(new FauFTB()(p)) 122 val tage = Module(new Tage_SC()(p)) 123 val ras = Module(new RAS()(p)) 124 val ittage = Module(new ITTage()(p)) 125 val preds = Seq(uftb, tage, ftb, ittage, ras) 126 preds.map(_.io := DontCare) 127 128 uftb.io.in.bits.resp_in(0) := resp_in 129 tage.io.in.bits.resp_in(0) := uftb.io.out 130 ftb.io.in.bits.resp_in(0) := tage.io.out 131 ittage.io.in.bits.resp_in(0) := ftb.io.out 132 ras.io.in.bits.resp_in(0) := ittage.io.out 133 134 (preds, ras.io.out) 135 }, 136 ICacheECCForceError: Boolean = false, 137 IBufSize: Int = 48, 138 IBufNBank: Int = 6, // IBuffer bank amount, should divide IBufSize 139 DecodeWidth: Int = 6, 140 RenameWidth: Int = 6, 141 CommitWidth: Int = 8, 142 RobCommitWidth: Int = 8, 143 RabCommitWidth: Int = 6, 144 MaxUopSize: Int = 65, 145 EnableRenameSnapshot: Boolean = true, 146 RenameSnapshotNum: Int = 4, 147 FtqSize: Int = 64, 148 EnableLoadFastWakeUp: Boolean = true, // NOTE: not supported now, make it false 149 IntLogicRegs: Int = 32, 150 FpLogicRegs: Int = 32 + 1 + 1, // 1: I2F, 1: stride 151 VecLogicRegs: Int = 32 + 1 + 15, // 15: tmp, 1: vconfig 152 VCONFIG_IDX: Int = 32, 153 NRPhyRegs: Int = 192, 154 VirtualLoadQueueSize: Int = 72, 155 LoadQueueRARSize: Int = 72, 156 LoadQueueRAWSize: Int = 64, // NOTE: make sure that LoadQueueRAWSize is power of 2. 157 RollbackGroupSize: Int = 8, 158 LoadQueueReplaySize: Int = 72, 159 LoadUncacheBufferSize: Int = 20, 160 LoadQueueNWriteBanks: Int = 8, // NOTE: make sure that LoadQueueRARSize/LoadQueueRAWSize is divided by LoadQueueNWriteBanks 161 StoreQueueSize: Int = 64, 162 StoreQueueNWriteBanks: Int = 8, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks 163 StoreQueueForwardWithMask: Boolean = true, 164 VlsQueueSize: Int = 8, 165 RobSize: Int = 160, 166 RabSize: Int = 256, 167 VTypeBufferSize: Int = 64, // used to reorder vtype 168 IssueQueueSize: Int = 24, 169 IssueQueueCompEntrySize: Int = 16, 170 dpParams: DispatchParameters = DispatchParameters( 171 IntDqSize = 16, 172 FpDqSize = 16, 173 LsDqSize = 18, 174 IntDqDeqWidth = 8, 175 FpDqDeqWidth = 6, 176 VecDqDeqWidth = 6, 177 LsDqDeqWidth = 6, 178 ), 179 intPreg: PregParams = IntPregParams( 180 numEntries = 224, 181 numRead = None, 182 numWrite = None, 183 ), 184 fpPreg: PregParams = FpPregParams( 185 numEntries = 192, 186 numRead = None, 187 numWrite = None, 188 ), 189 vfPreg: VfPregParams = VfPregParams( 190 numEntries = 128, 191 numRead = None, 192 numWrite = None, 193 ), 194 prefetcher: Option[PrefetcherParams] = Some(SMSParams()), 195 LoadPipelineWidth: Int = 3, 196 StorePipelineWidth: Int = 2, 197 VecLoadPipelineWidth: Int = 1, 198 VecStorePipelineWidth: Int = 1, 199 VecMemSrcInWidth: Int = 2, 200 VecMemInstWbWidth: Int = 1, 201 VecMemDispatchWidth: Int = 1, 202 VecMemDispatchMaxNumber: Int = 16, 203 StoreBufferSize: Int = 16, 204 StoreBufferThreshold: Int = 7, 205 EnsbufferWidth: Int = 2, 206 LoadDependencyWidth: Int = 2, 207 // ============ VLSU ============ 208 VlMergeBufferSize: Int = 16, 209 VsMergeBufferSize: Int = 16, 210 UopWritebackWidth: Int = 1, 211 VLUopWritebackWidth: Int = 1, 212 VSUopWritebackWidth: Int = 1, 213 SplitBufferSize: Int = 8, 214 VSegmentBufferSize: Int = 8, 215 // ============================== 216 UncacheBufferSize: Int = 4, 217 EnableLoadToLoadForward: Boolean = false, 218 EnableFastForward: Boolean = true, 219 EnableLdVioCheckAfterReset: Boolean = true, 220 EnableSoftPrefetchAfterReset: Boolean = true, 221 EnableCacheErrorAfterReset: Boolean = true, 222 EnableAccurateLoadError: Boolean = true, 223 EnableUncacheWriteOutstanding: Boolean = false, 224 EnableStorePrefetchAtIssue: Boolean = false, 225 EnableStorePrefetchAtCommit: Boolean = false, 226 EnableAtCommitMissTrigger: Boolean = true, 227 EnableStorePrefetchSMS: Boolean = false, 228 EnableStorePrefetchSPB: Boolean = false, 229 MMUAsidLen: Int = 16, // max is 16, 0 is not supported now 230 MMUVmidLen: Int = 14, 231 ReSelectLen: Int = 7, // load replay queue replay select counter len 232 iwpuParameters: WPUParameters = WPUParameters( 233 enWPU = false, 234 algoName = "mmru", 235 isICache = true, 236 ), 237 dwpuParameters: WPUParameters = WPUParameters( 238 enWPU = false, 239 algoName = "mmru", 240 enCfPred = false, 241 isICache = false, 242 ), 243 itlbParameters: TLBParameters = TLBParameters( 244 name = "itlb", 245 fetchi = true, 246 useDmode = false, 247 NWays = 48, 248 ), 249 itlbPortNum: Int = 2 + ICacheParameters().prefetchPipeNum + 1, 250 ipmpPortNum: Int = 2 + ICacheParameters().prefetchPipeNum + 1, 251 ldtlbParameters: TLBParameters = TLBParameters( 252 name = "ldtlb", 253 NWays = 48, 254 outReplace = false, 255 partialStaticPMP = true, 256 outsideRecvFlush = true, 257 saveLevel = true, 258 lgMaxSize = 4 259 ), 260 sttlbParameters: TLBParameters = TLBParameters( 261 name = "sttlb", 262 NWays = 48, 263 outReplace = false, 264 partialStaticPMP = true, 265 outsideRecvFlush = true, 266 saveLevel = true, 267 lgMaxSize = 4 268 ), 269 hytlbParameters: TLBParameters = TLBParameters( 270 name = "hytlb", 271 NWays = 48, 272 outReplace = false, 273 partialStaticPMP = true, 274 outsideRecvFlush = true, 275 saveLevel = true, 276 lgMaxSize = 4 277 ), 278 pftlbParameters: TLBParameters = TLBParameters( 279 name = "pftlb", 280 NWays = 48, 281 outReplace = false, 282 partialStaticPMP = true, 283 outsideRecvFlush = true, 284 saveLevel = true, 285 lgMaxSize = 4 286 ), 287 l2ToL1tlbParameters: TLBParameters = TLBParameters( 288 name = "l2tlb", 289 NWays = 48, 290 outReplace = false, 291 partialStaticPMP = true, 292 outsideRecvFlush = true, 293 saveLevel = true 294 ), 295 refillBothTlb: Boolean = false, 296 btlbParameters: TLBParameters = TLBParameters( 297 name = "btlb", 298 NWays = 48, 299 ), 300 l2tlbParameters: L2TLBParameters = L2TLBParameters(), 301 NumPerfCounters: Int = 16, 302 icacheParameters: ICacheParameters = ICacheParameters( 303 tagECC = Some("parity"), 304 dataECC = Some("parity"), 305 replacer = Some("setplru"), 306 nMissEntries = 2, 307 nProbeEntries = 2, 308 nPrefetchEntries = 12, 309 nPrefBufferEntries = 32, 310 ), 311 dcacheParametersOpt: Option[DCacheParameters] = Some(DCacheParameters( 312 tagECC = Some("secded"), 313 dataECC = Some("secded"), 314 replacer = Some("setplru"), 315 nMissEntries = 16, 316 nProbeEntries = 8, 317 nReleaseEntries = 18, 318 nMaxPrefetchEntry = 6, 319 )), 320 L2CacheParamsOpt: Option[L2Param] = Some(L2Param( 321 name = "l2", 322 ways = 8, 323 sets = 1024, // default 512KB L2 324 prefetch = Some(coupledL2.prefetch.PrefetchReceiverParams()) 325 )), 326 L2NBanks: Int = 1, 327 usePTWRepeater: Boolean = false, 328 softTLB: Boolean = false, // dpi-c l1tlb debug only 329 softPTW: Boolean = false, // dpi-c l2tlb debug only 330 softPTWDelay: Int = 1 331){ 332 def vlWidth = log2Up(VLEN) + 1 333 334 /** 335 * the minimum element length of vector elements 336 */ 337 val minVecElen: Int = 8 338 339 /** 340 * the maximum number of elements in vector register 341 */ 342 val maxElemPerVreg: Int = VLEN / minVecElen 343 344 val allHistLens = SCHistLens ++ ITTageTableInfos.map(_._2) ++ TageTableInfos.map(_._2) :+ UbtbGHRLength 345 val HistoryLength = allHistLens.max + numBr * FtqSize + 9 // 256 for the predictor configs now 346 347 val intSchdParams = { 348 implicit val schdType: SchedulerType = IntScheduler() 349 SchdBlockParams(Seq( 350 IssueBlockParams(Seq( 351 ExeUnitParams("ALU0", Seq(AluCfg, MulCfg, BkuCfg), Seq(IntWB(port = 0, 0)), Seq(Seq(IntRD(0, 0)), Seq(IntRD(1, 0))), true, 2), 352 ExeUnitParams("BJU0", Seq(BrhCfg, JmpCfg), Seq(IntWB(port = 4, 0)), Seq(Seq(IntRD(8, 0)), Seq(IntRD(7, 1))), true, 2), 353 ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 354 IssueBlockParams(Seq( 355 ExeUnitParams("ALU1", Seq(AluCfg, MulCfg, BkuCfg), Seq(IntWB(port = 1, 0)), Seq(Seq(IntRD(2, 0)), Seq(IntRD(3, 0))), true, 2), 356 ExeUnitParams("BJU1", Seq(BrhCfg, JmpCfg), Seq(IntWB(port = 2, 1)), Seq(Seq(IntRD(9, 0)), Seq(IntRD(5, 1))), true, 2), 357 ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 358 IssueBlockParams(Seq( 359 ExeUnitParams("ALU2", Seq(AluCfg), Seq(IntWB(port = 2, 0)), Seq(Seq(IntRD(4, 0)), Seq(IntRD(5, 0))), true, 2), 360 ExeUnitParams("BJU2", Seq(BrhCfg, JmpCfg, I2fCfg, VSetRiWiCfg, VSetRiWvfCfg, CsrCfg, FenceCfg, I2vCfg), Seq(IntWB(port = 0, 1), FpWB(port = 4, 0), VfWB(5, 1)), Seq(Seq(IntRD(10, 0)), Seq(IntRD(3, 1)))), 361 ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 362 IssueBlockParams(Seq( 363 ExeUnitParams("ALU3", Seq(AluCfg), Seq(IntWB(port = 3, 0)), Seq(Seq(IntRD(6, 0)), Seq(IntRD(7, 0))), true, 2), 364 ExeUnitParams("BJU3", Seq(DivCfg), Seq(IntWB(port = 4, 1)), Seq(Seq(IntRD(11, 0)), Seq(IntRD(1, 1)))), 365 ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 366 ), 367 numPregs = intPreg.numEntries, 368 numDeqOutside = 0, 369 schdType = schdType, 370 rfDataWidth = intPreg.dataCfg.dataWidth, 371 numUopIn = dpParams.IntDqDeqWidth, 372 ) 373 } 374 375 val fpSchdParams = { 376 implicit val schdType: SchedulerType = FpScheduler() 377 SchdBlockParams(Seq( 378 IssueBlockParams(Seq( 379 ExeUnitParams("FEX0", Seq(FaluCfg, FcvtCfg, F2vCfg), Seq(FpWB(port = 0, 0), IntWB(port = 0, 1), VfWB(port = 1, 0)), Seq(Seq(FpRD(0, 0)), Seq(FpRD(1, 0)))), 380 ExeUnitParams("FEX1", Seq(FmacCfg), Seq(FpWB(port = 1, 0)), Seq(Seq(FpRD(2, 0)), Seq(FpRD(3, 0)), Seq(FpRD(4, 0)))), 381 ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 382 IssueBlockParams(Seq( 383 ExeUnitParams("FEX2", Seq(FaluCfg), Seq(FpWB(port = 2, 0), IntWB(port = 0, 2)), Seq(Seq(FpRD(5, 0)), Seq(FpRD(6, 0)))), 384 ExeUnitParams("FEX3", Seq(FmacCfg), Seq(FpWB(port = 3, 0)), Seq(Seq(FpRD(7, 0)), Seq(FpRD(8, 0)), Seq(FpRD(9, 0)))), 385 ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 386 IssueBlockParams(Seq( 387 ExeUnitParams("FEX4", Seq(FdivCfg), Seq(FpWB(port = 4, 1)), Seq(Seq(FpRD(10, 0)), Seq(FpRD(11, 0)))), 388 ExeUnitParams("FEX5", Seq(FdivCfg), Seq(FpWB(port = 5, 1)), Seq(Seq(FpRD(12, 0)), Seq(FpRD(13, 0)))), 389 ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 390 ), 391 numPregs = fpPreg.numEntries, 392 numDeqOutside = 0, 393 schdType = schdType, 394 rfDataWidth = fpPreg.dataCfg.dataWidth, 395 numUopIn = dpParams.VecDqDeqWidth, 396 ) 397 } 398 399 val vfSchdParams = { 400 implicit val schdType: SchedulerType = VfScheduler() 401 SchdBlockParams(Seq( 402 IssueBlockParams(Seq( 403 ExeUnitParams("VFEX0", Seq(VfmaCfg, VialuCfg, VimacCfg, VppuCfg), Seq(VfWB(port = 4, 0)), Seq(Seq(VfRD(0, 0)), Seq(VfRD(1, 0)), Seq(VfRD(2, 0)), Seq(VfRD(3, 0)), Seq(VfRD(4, 0)))), 404 ExeUnitParams("VFEX1", Seq(VfaluCfg, VfcvtCfg, VipuCfg, VSetRvfWvfCfg), Seq(VfWB(port = 5, 0), IntWB(port = 2, 2)), Seq(Seq(VfRD(5, 0)), Seq(VfRD(6, 0)), Seq(VfRD(7, 0)), Seq(VfRD(8, 0)), Seq(VfRD(9, 0)))), 405 ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 406 IssueBlockParams(Seq( 407 ExeUnitParams("VFEX2", Seq(VfmaCfg, VialuCfg), Seq(VfWB(port = 6, 0)), Seq(Seq(VfRD(7, 1)), Seq(VfRD(8, 1)), Seq(VfRD(9, 1)), Seq(VfRD(5, 1)), Seq(VfRD(6, 1)))), 408 ExeUnitParams("VFEX3", Seq(VfaluCfg, VfcvtCfg), Seq(VfWB(port = 7, 0), IntWB(port = 3, 2)), Seq(Seq(VfRD(3, 1)), Seq(VfRD(4, 1)), Seq(VfRD(0, 1)), Seq(VfRD(1, 1)), Seq(VfRD(2, 1)))), 409 ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 410 IssueBlockParams(Seq( 411 ExeUnitParams("VFEX4", Seq(VfdivCfg, VidivCfg), Seq(VfWB(port = 2, 0)), Seq(Seq(VfRD(3, 2)), Seq(VfRD(4, 2)), Seq(VfRD(0, 2)), Seq(VfRD(1, 2)), Seq(VfRD(2, 2)))), 412 ExeUnitParams("VFEX5", Seq(VfdivCfg, VidivCfg), Seq(VfWB(port = 3, 0)), Seq(Seq(VfRD(8, 2)), Seq(VfRD(9, 2)), Seq(VfRD(5, 2)), Seq(VfRD(6, 2)), Seq(VfRD(7, 2)))), 413 ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 414 ), 415 numPregs = vfPreg.numEntries, 416 numDeqOutside = 0, 417 schdType = schdType, 418 rfDataWidth = vfPreg.dataCfg.dataWidth, 419 numUopIn = dpParams.VecDqDeqWidth, 420 ) 421 } 422 423 val memSchdParams = { 424 implicit val schdType: SchedulerType = MemScheduler() 425 val rfDataWidth = 64 426 427 SchdBlockParams(Seq( 428 IssueBlockParams(Seq( 429 ExeUnitParams("STA0", Seq(StaCfg, MouCfg), Seq(FakeIntWB()), Seq(Seq(IntRD(8, 1)))), 430 ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 431 IssueBlockParams(Seq( 432 ExeUnitParams("STA1", Seq(StaCfg, MouCfg), Seq(FakeIntWB()), Seq(Seq(IntRD(9, 1)))), 433 ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 434 IssueBlockParams(Seq( 435 ExeUnitParams("LDU0", Seq(LduCfg), Seq(IntWB(5, 0), FpWB(5, 0)), Seq(Seq(IntRD(12, 0))), true, 2), 436 ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 437 IssueBlockParams(Seq( 438 ExeUnitParams("LDU1", Seq(LduCfg), Seq(IntWB(6, 0), FpWB(6, 0)), Seq(Seq(IntRD(13, 0))), true, 2), 439 ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 440 IssueBlockParams(Seq( 441 ExeUnitParams("LDU2", Seq(LduCfg), Seq(IntWB(7, 0), FpWB(7, 0)), Seq(Seq(IntRD(14, 0))), true, 2), 442 ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 443 IssueBlockParams(Seq( 444 ExeUnitParams("VLSU0", Seq(VlduCfg, VstuCfg), Seq(VfWB(0, 0)), Seq(Seq(VfRD(10, 0)), Seq(VfRD(11, 0)), Seq(VfRD(12, 0)), Seq(VfRD(13, 0)), Seq(VfRD(14, 0)))), 445 ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 446 IssueBlockParams(Seq( 447 ExeUnitParams("STD0", Seq(StdCfg, MoudCfg), Seq(), Seq(Seq(IntRD(10, 1), FpRD(14, 0)))), 448 ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 449 IssueBlockParams(Seq( 450 ExeUnitParams("STD1", Seq(StdCfg, MoudCfg), Seq(), Seq(Seq(IntRD(11, 1), FpRD(15, 0)))), 451 ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 452 ), 453 numPregs = intPreg.numEntries max vfPreg.numEntries, 454 numDeqOutside = 0, 455 schdType = schdType, 456 rfDataWidth = rfDataWidth, 457 numUopIn = dpParams.LsDqDeqWidth, 458 ) 459 } 460 461 def PregIdxWidthMax = intPreg.addrWidth max vfPreg.addrWidth 462 463 def iqWakeUpParams = { 464 Seq( 465 WakeUpConfig( 466 Seq("ALU0", "ALU1", "ALU2", "ALU3", "LDU0", "LDU1", "LDU2") -> 467 Seq("ALU0", "BJU0", "ALU1", "BJU1", "ALU2", "BJU2", "ALU3", "BJU3", "LDU0", "LDU1", "LDU2", "STA0", "STA1", "STD0", "STD1") 468 ), 469 WakeUpConfig( 470 Seq("FEX0", "FEX1", "FEX2", "FEX3", "LDU0", "LDU1", "LDU2") -> 471 Seq("FEX0", "FEX1", "FEX2", "FEX3", "FEX4", "FEX5") 472 ), 473 WakeUpConfig( 474 Seq("FEX0", "FEX1", "FEX2", "FEX3") -> 475 Seq("STD0", "STD1") 476 ), 477 WakeUpConfig( 478 Seq("VFEX0", "VFEX1", "VFEX2", "VFEX3") -> 479 Seq("VFEX0", "VFEX1", "VFEX2", "VFEX3", "VFEX4", "VFEX5") 480 ), 481 ).flatten 482 } 483 484 def fakeIntPreg = FakeIntPregParams(intPreg.numEntries, intPreg.numRead, intPreg.numWrite) 485 486 val backendParams: BackendParams = backend.BackendParams( 487 Map( 488 IntScheduler() -> intSchdParams, 489 FpScheduler() -> fpSchdParams, 490 VfScheduler() -> vfSchdParams, 491 MemScheduler() -> memSchdParams, 492 ), 493 Seq( 494 intPreg, 495 fpPreg, 496 vfPreg, 497 fakeIntPreg 498 ), 499 iqWakeUpParams, 500 ) 501} 502 503case object DebugOptionsKey extends Field[DebugOptions] 504 505case class DebugOptions 506( 507 FPGAPlatform: Boolean = false, 508 EnableDifftest: Boolean = false, 509 AlwaysBasicDiff: Boolean = true, 510 EnableDebug: Boolean = false, 511 EnablePerfDebug: Boolean = true, 512 UseDRAMSim: Boolean = false, 513 EnableConstantin: Boolean = false, 514 EnableChiselDB: Boolean = false, 515 AlwaysBasicDB: Boolean = true, 516 EnableTopDown: Boolean = false, 517 EnableRollingDB: Boolean = false 518) 519 520trait HasXSParameter { 521 522 implicit val p: Parameters 523 524 def PAddrBits = p(SoCParamsKey).PAddrBits // PAddrBits is Phyical Memory addr bits 525 526 def coreParams = p(XSCoreParamsKey) 527 def env = p(DebugOptionsKey) 528 529 def XLEN = coreParams.XLEN 530 def VLEN = coreParams.VLEN 531 def ELEN = coreParams.ELEN 532 def HSXLEN = coreParams.HSXLEN 533 val minFLen = 32 534 val fLen = 64 535 def hartIdLen = p(MaxHartIdBits) 536 val xLen = XLEN 537 538 def HasMExtension = coreParams.HasMExtension 539 def HasCExtension = coreParams.HasCExtension 540 def HasHExtension = coreParams.HasHExtension 541 def HasDiv = coreParams.HasDiv 542 def HasIcache = coreParams.HasICache 543 def HasDcache = coreParams.HasDCache 544 def AddrBits = coreParams.AddrBits // AddrBits is used in some cases 545 def GPAddrBits = coreParams.GPAddrBits 546 def VAddrBits = { 547 if(HasHExtension){ 548 coreParams.GPAddrBits 549 }else{ 550 coreParams.VAddrBits 551 } 552 } // VAddrBits is Virtual Memory addr bits 553 554 def AsidLength = coreParams.AsidLength 555 def VmidLength = coreParams.VmidLength 556 def ReSelectLen = coreParams.ReSelectLen 557 def AddrBytes = AddrBits / 8 // unused 558 def DataBits = XLEN 559 def DataBytes = DataBits / 8 560 def VDataBytes = VLEN / 8 561 def HasFPU = coreParams.HasFPU 562 def HasVPU = coreParams.HasVPU 563 def HasCustomCSRCacheOp = coreParams.HasCustomCSRCacheOp 564 def FetchWidth = coreParams.FetchWidth 565 def PredictWidth = FetchWidth * (if (HasCExtension) 2 else 1) 566 def EnableBPU = coreParams.EnableBPU 567 def EnableBPD = coreParams.EnableBPD // enable backing predictor(like Tage) in BPUStage3 568 def EnableRAS = coreParams.EnableRAS 569 def EnableLB = coreParams.EnableLB 570 def EnableLoop = coreParams.EnableLoop 571 def EnableSC = coreParams.EnableSC 572 def EnbaleTlbDebug = coreParams.EnbaleTlbDebug 573 def HistoryLength = coreParams.HistoryLength 574 def EnableGHistDiff = coreParams.EnableGHistDiff 575 def EnableCommitGHistDiff = coreParams.EnableCommitGHistDiff 576 def EnableClockGate = coreParams.EnableClockGate 577 def UbtbGHRLength = coreParams.UbtbGHRLength 578 def UbtbSize = coreParams.UbtbSize 579 def EnableFauFTB = coreParams.EnableFauFTB 580 def FtbSize = coreParams.FtbSize 581 def FtbWays = coreParams.FtbWays 582 def RasSize = coreParams.RasSize 583 def RasSpecSize = coreParams.RasSpecSize 584 def RasCtrSize = coreParams.RasCtrSize 585 586 def getBPDComponents(resp_in: BranchPredictionResp, p: Parameters) = { 587 coreParams.branchPredictor(resp_in, p) 588 } 589 def numBr = coreParams.numBr 590 def TageTableInfos = coreParams.TageTableInfos 591 def TageBanks = coreParams.numBr 592 def SCNRows = coreParams.SCNRows 593 def SCCtrBits = coreParams.SCCtrBits 594 def SCHistLens = coreParams.SCHistLens 595 def SCNTables = coreParams.SCNTables 596 597 def SCTableInfos = Seq.fill(SCNTables)((SCNRows, SCCtrBits)) zip SCHistLens map { 598 case ((n, cb), h) => (n, cb, h) 599 } 600 def ITTageTableInfos = coreParams.ITTageTableInfos 601 type FoldedHistoryInfo = Tuple2[Int, Int] 602 def foldedGHistInfos = 603 (TageTableInfos.map{ case (nRows, h, t) => 604 if (h > 0) 605 Set((h, min(log2Ceil(nRows/numBr), h)), (h, min(h, t)), (h, min(h, t-1))) 606 else 607 Set[FoldedHistoryInfo]() 608 }.reduce(_++_).toSet ++ 609 SCTableInfos.map{ case (nRows, _, h) => 610 if (h > 0) 611 Set((h, min(log2Ceil(nRows/TageBanks), h))) 612 else 613 Set[FoldedHistoryInfo]() 614 }.reduce(_++_).toSet ++ 615 ITTageTableInfos.map{ case (nRows, h, t) => 616 if (h > 0) 617 Set((h, min(log2Ceil(nRows), h)), (h, min(h, t)), (h, min(h, t-1))) 618 else 619 Set[FoldedHistoryInfo]() 620 }.reduce(_++_) ++ 621 Set[FoldedHistoryInfo]((UbtbGHRLength, log2Ceil(UbtbSize))) 622 ).toList 623 624 625 626 def CacheLineSize = coreParams.CacheLineSize 627 def CacheLineHalfWord = CacheLineSize / 16 628 def ExtHistoryLength = HistoryLength + 64 629 def ICacheECCForceError = coreParams.ICacheECCForceError 630 def IBufSize = coreParams.IBufSize 631 def IBufNBank = coreParams.IBufNBank 632 def backendParams: BackendParams = coreParams.backendParams 633 def DecodeWidth = coreParams.DecodeWidth 634 def RenameWidth = coreParams.RenameWidth 635 def CommitWidth = coreParams.CommitWidth 636 def RobCommitWidth = coreParams.RobCommitWidth 637 def RabCommitWidth = coreParams.RabCommitWidth 638 def MaxUopSize = coreParams.MaxUopSize 639 def EnableRenameSnapshot = coreParams.EnableRenameSnapshot 640 def RenameSnapshotNum = coreParams.RenameSnapshotNum 641 def FtqSize = coreParams.FtqSize 642 def EnableLoadFastWakeUp = coreParams.EnableLoadFastWakeUp 643 def IntLogicRegs = coreParams.IntLogicRegs 644 def FpLogicRegs = coreParams.FpLogicRegs 645 def VecLogicRegs = coreParams.VecLogicRegs 646 def VCONFIG_IDX = coreParams.VCONFIG_IDX 647 def IntPhyRegs = coreParams.intPreg.numEntries 648 def FpPhyRegs = coreParams.fpPreg.numEntries 649 def VfPhyRegs = coreParams.vfPreg.numEntries 650 def MaxPhyPregs = IntPhyRegs max VfPhyRegs 651 def PhyRegIdxWidth = log2Up(IntPhyRegs) max log2Up(VfPhyRegs) 652 def RobSize = coreParams.RobSize 653 def RabSize = coreParams.RabSize 654 def VTypeBufferSize = coreParams.VTypeBufferSize 655 /** 656 * the minimum element length of vector elements 657 */ 658 def minVecElen: Int = coreParams.minVecElen 659 660 /** 661 * the maximum number of elements in vector register 662 */ 663 def maxElemPerVreg: Int = coreParams.maxElemPerVreg 664 665 def IntRefCounterWidth = log2Ceil(RobSize) 666 def LSQEnqWidth = coreParams.dpParams.LsDqDeqWidth 667 def LSQLdEnqWidth = LSQEnqWidth min backendParams.numLoadDp 668 def LSQStEnqWidth = LSQEnqWidth min backendParams.numStoreDp 669 def VirtualLoadQueueSize = coreParams.VirtualLoadQueueSize 670 def LoadQueueRARSize = coreParams.LoadQueueRARSize 671 def LoadQueueRAWSize = coreParams.LoadQueueRAWSize 672 def RollbackGroupSize = coreParams.RollbackGroupSize 673 def LoadQueueReplaySize = coreParams.LoadQueueReplaySize 674 def LoadUncacheBufferSize = coreParams.LoadUncacheBufferSize 675 def LoadQueueNWriteBanks = coreParams.LoadQueueNWriteBanks 676 def StoreQueueSize = coreParams.StoreQueueSize 677 def StoreQueueNWriteBanks = coreParams.StoreQueueNWriteBanks 678 def StoreQueueForwardWithMask = coreParams.StoreQueueForwardWithMask 679 def VlsQueueSize = coreParams.VlsQueueSize 680 def dpParams = coreParams.dpParams 681 682 def MemIQSizeMax = backendParams.memSchdParams.get.issueBlockParams.map(_.numEntries).max 683 def IQSizeMax = backendParams.allSchdParams.map(_.issueBlockParams.map(_.numEntries).max).max 684 685 def NumRedirect = backendParams.numRedirect 686 def BackendRedirectNum = NumRedirect + 2 //2: ldReplay + Exception 687 def FtqRedirectAheadNum = NumRedirect 688 def LoadPipelineWidth = coreParams.LoadPipelineWidth 689 def StorePipelineWidth = coreParams.StorePipelineWidth 690 def VecLoadPipelineWidth = coreParams.VecLoadPipelineWidth 691 def VecStorePipelineWidth = coreParams.VecStorePipelineWidth 692 def VecMemSrcInWidth = coreParams.VecMemSrcInWidth 693 def VecMemInstWbWidth = coreParams.VecMemInstWbWidth 694 def VecMemDispatchWidth = coreParams.VecMemDispatchWidth 695 def VecMemDispatchMaxNumber = coreParams.VecMemDispatchMaxNumber 696 def StoreBufferSize = coreParams.StoreBufferSize 697 def StoreBufferThreshold = coreParams.StoreBufferThreshold 698 def EnsbufferWidth = coreParams.EnsbufferWidth 699 def LoadDependencyWidth = coreParams.LoadDependencyWidth 700 def VlMergeBufferSize = coreParams.VlMergeBufferSize 701 def VsMergeBufferSize = coreParams.VsMergeBufferSize 702 def UopWritebackWidth = coreParams.UopWritebackWidth 703 def VLUopWritebackWidth = coreParams.VLUopWritebackWidth 704 def VSUopWritebackWidth = coreParams.VSUopWritebackWidth 705 def SplitBufferSize = coreParams.SplitBufferSize 706 def VSegmentBufferSize = coreParams.VSegmentBufferSize 707 def UncacheBufferSize = coreParams.UncacheBufferSize 708 def EnableLoadToLoadForward = coreParams.EnableLoadToLoadForward 709 def EnableFastForward = coreParams.EnableFastForward 710 def EnableLdVioCheckAfterReset = coreParams.EnableLdVioCheckAfterReset 711 def EnableSoftPrefetchAfterReset = coreParams.EnableSoftPrefetchAfterReset 712 def EnableCacheErrorAfterReset = coreParams.EnableCacheErrorAfterReset 713 def EnableAccurateLoadError = coreParams.EnableAccurateLoadError 714 def EnableUncacheWriteOutstanding = coreParams.EnableUncacheWriteOutstanding 715 def EnableStorePrefetchAtIssue = coreParams.EnableStorePrefetchAtIssue 716 def EnableStorePrefetchAtCommit = coreParams.EnableStorePrefetchAtCommit 717 def EnableAtCommitMissTrigger = coreParams.EnableAtCommitMissTrigger 718 def EnableStorePrefetchSMS = coreParams.EnableStorePrefetchSMS 719 def EnableStorePrefetchSPB = coreParams.EnableStorePrefetchSPB 720 require(LoadPipelineWidth == backendParams.LdExuCnt, "LoadPipelineWidth must be equal exuParameters.LduCnt!") 721 require(StorePipelineWidth == backendParams.StaCnt, "StorePipelineWidth must be equal exuParameters.StuCnt!") 722 def Enable3Load3Store = (LoadPipelineWidth == 3 && StorePipelineWidth == 3) 723 def asidLen = coreParams.MMUAsidLen 724 def vmidLen = coreParams.MMUVmidLen 725 def BTLBWidth = coreParams.LoadPipelineWidth + coreParams.StorePipelineWidth 726 def refillBothTlb = coreParams.refillBothTlb 727 def iwpuParam = coreParams.iwpuParameters 728 def dwpuParam = coreParams.dwpuParameters 729 def itlbParams = coreParams.itlbParameters 730 def ldtlbParams = coreParams.ldtlbParameters 731 def sttlbParams = coreParams.sttlbParameters 732 def hytlbParams = coreParams.hytlbParameters 733 def pftlbParams = coreParams.pftlbParameters 734 def l2ToL1Params = coreParams.l2ToL1tlbParameters 735 def btlbParams = coreParams.btlbParameters 736 def l2tlbParams = coreParams.l2tlbParameters 737 def NumPerfCounters = coreParams.NumPerfCounters 738 739 def instBytes = if (HasCExtension) 2 else 4 740 def instOffsetBits = log2Ceil(instBytes) 741 742 def icacheParameters = coreParams.icacheParameters 743 def dcacheParameters = coreParams.dcacheParametersOpt.getOrElse(DCacheParameters()) 744 745 // dcache block cacheline when lr for LRSCCycles - LRSCBackOff cycles 746 // for constrained LR/SC loop 747 def LRSCCycles = 64 748 // for lr storm 749 def LRSCBackOff = 8 750 751 // cache hierarchy configurations 752 def l1BusDataWidth = 256 753 754 // load violation predict 755 def ResetTimeMax2Pow = 20 //1078576 756 def ResetTimeMin2Pow = 10 //1024 757 // wait table parameters 758 def WaitTableSize = 1024 759 def MemPredPCWidth = log2Up(WaitTableSize) 760 def LWTUse2BitCounter = true 761 // store set parameters 762 def SSITSize = WaitTableSize 763 def LFSTSize = 32 764 def SSIDWidth = log2Up(LFSTSize) 765 def LFSTWidth = 4 766 def StoreSetEnable = true // LWT will be disabled if SS is enabled 767 def LFSTEnable = true 768 769 def PCntIncrStep: Int = 6 770 def numPCntHc: Int = 25 771 def numPCntPtw: Int = 19 772 773 def numCSRPCntFrontend = 8 774 def numCSRPCntCtrl = 8 775 def numCSRPCntLsu = 8 776 def numCSRPCntHc = 5 777 def printEventCoding = true 778 779 // Parameters for Sdtrig extension 780 protected def TriggerNum = 4 781 protected def TriggerChainMaxLength = 2 782} 783