xref: /XiangShan/src/main/scala/xiangshan/Parameters.scala (revision 9ab1568e215c540ca0554308577ff4d1813bfa8c)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan
18
19import chipsalliance.rocketchip.config.{Field, Parameters}
20import chisel3._
21import chisel3.util._
22import xiangshan.backend.exu._
23import xiangshan.backend.dispatch.DispatchParameters
24import xiangshan.cache.DCacheParameters
25import xiangshan.cache.prefetch._
26import xiangshan.frontend.{BasePredictor, BranchPredictionResp, FTB, FakePredictor, RAS, Tage, ITTage, Tage_SC, FauFTB}
27import xiangshan.frontend.icache.ICacheParameters
28import xiangshan.cache.mmu.{L2TLBParameters, TLBParameters}
29import freechips.rocketchip.diplomacy.AddressSet
30import system.SoCParamsKey
31import huancun._
32import huancun.debug._
33import scala.math.min
34
35case object XSTileKey extends Field[Seq[XSCoreParameters]]
36
37case object XSCoreParamsKey extends Field[XSCoreParameters]
38
39case class XSCoreParameters
40(
41  HasPrefetch: Boolean = false,
42  HartId: Int = 0,
43  XLEN: Int = 64,
44  VLEN: Int = 128,
45  HasMExtension: Boolean = true,
46  HasCExtension: Boolean = true,
47  HasDiv: Boolean = true,
48  HasICache: Boolean = true,
49  HasDCache: Boolean = true,
50  AddrBits: Int = 64,
51  VAddrBits: Int = 39,
52  HasFPU: Boolean = true,
53  HasVPU: Boolean = true,
54  HasCustomCSRCacheOp: Boolean = true,
55  FetchWidth: Int = 8,
56  AsidLength: Int = 16,
57  EnableBPU: Boolean = true,
58  EnableBPD: Boolean = true,
59  EnableRAS: Boolean = true,
60  EnableLB: Boolean = false,
61  EnableLoop: Boolean = true,
62  EnableSC: Boolean = true,
63  EnbaleTlbDebug: Boolean = false,
64  EnableJal: Boolean = false,
65  EnableFauFTB: Boolean = true,
66  UbtbGHRLength: Int = 4,
67  // HistoryLength: Int = 512,
68  EnableGHistDiff: Boolean = true,
69  UbtbSize: Int = 256,
70  FtbSize: Int = 2048,
71  RasSize: Int = 32,
72  CacheLineSize: Int = 512,
73  FtbWays: Int = 4,
74  TageTableInfos: Seq[Tuple3[Int,Int,Int]] =
75  //       Sets  Hist   Tag
76    // Seq(( 2048,    2,    8),
77    //     ( 2048,    9,    8),
78    //     ( 2048,   13,    8),
79    //     ( 2048,   20,    8),
80    //     ( 2048,   26,    8),
81    //     ( 2048,   44,    8),
82    //     ( 2048,   73,    8),
83    //     ( 2048,  256,    8)),
84    Seq(( 4096,    8,    8),
85        ( 4096,   13,    8),
86        ( 4096,   32,    8),
87        ( 4096,  119,    8)),
88  ITTageTableInfos: Seq[Tuple3[Int,Int,Int]] =
89  //      Sets  Hist   Tag
90    Seq(( 256,    4,    9),
91        ( 256,    8,    9),
92        ( 512,   13,    9),
93        ( 512,   16,    9),
94        ( 512,   32,    9)),
95  SCNRows: Int = 512,
96  SCNTables: Int = 4,
97  SCCtrBits: Int = 6,
98  SCHistLens: Seq[Int] = Seq(0, 4, 10, 16),
99  numBr: Int = 2,
100  branchPredictor: Function2[BranchPredictionResp, Parameters, Tuple2[Seq[BasePredictor], BranchPredictionResp]] =
101    ((resp_in: BranchPredictionResp, p: Parameters) => {
102      val ftb = Module(new FTB()(p))
103      val ubtb =Module(new FauFTB()(p))
104      // val bim = Module(new BIM()(p))
105      val tage = Module(new Tage_SC()(p))
106      val ras = Module(new RAS()(p))
107      val ittage = Module(new ITTage()(p))
108      val preds = Seq(ubtb, tage, ftb, ittage, ras)
109      preds.map(_.io := DontCare)
110
111      // ubtb.io.resp_in(0)  := resp_in
112      // bim.io.resp_in(0)   := ubtb.io.resp
113      // btb.io.resp_in(0)   := bim.io.resp
114      // tage.io.resp_in(0)  := btb.io.resp
115      // loop.io.resp_in(0)  := tage.io.resp
116      ubtb.io.in.bits.resp_in(0) := resp_in
117      tage.io.in.bits.resp_in(0) := ubtb.io.out
118      ftb.io.in.bits.resp_in(0)  := tage.io.out
119      ittage.io.in.bits.resp_in(0)  := ftb.io.out
120      ras.io.in.bits.resp_in(0) := ittage.io.out
121
122      (preds, ras.io.out)
123    }),
124  IBufSize: Int = 48,
125  DecodeWidth: Int = 6,
126  RenameWidth: Int = 6,
127  CommitWidth: Int = 6,
128  FtqSize: Int = 64,
129  EnableLoadFastWakeUp: Boolean = true, // NOTE: not supported now, make it false
130  IssQueSize: Int = 16,
131  NRPhyRegs: Int = 192,
132  IntPhyRegs: Int = 192,
133  VfPhyRegs: Int = 192,
134  LoadQueueSize: Int = 80,
135  LoadQueueNWriteBanks: Int = 8,
136  StoreQueueSize: Int = 64,
137  StoreQueueNWriteBanks: Int = 8,
138  VlsQueueSize: Int = 8,
139  RobSize: Int = 256,
140  dpParams: DispatchParameters = DispatchParameters(
141    IntDqSize = 16,
142    FpDqSize = 16,
143    LsDqSize = 16,
144    IntDqDeqWidth = 4,
145    FpDqDeqWidth = 4,
146    LsDqDeqWidth = 4
147  ),
148  exuParameters: ExuParameters = ExuParameters(
149    JmpCnt = 1,
150    AluCnt = 4,
151    MulCnt = 0,
152    MduCnt = 2,
153    FmacCnt = 4,
154    FmiscCnt = 2,
155    FmiscDivSqrtCnt = 0,
156    LduCnt = 2,
157    StuCnt = 2
158  ),
159  LoadPipelineWidth: Int = 2,
160  StorePipelineWidth: Int = 2,
161  VecMemSrcInWidth: Int = 2,
162  VecMemInstWbWidth: Int = 1,
163  VecMemDispatchWidth: Int = 1,
164  StoreBufferSize: Int = 16,
165  StoreBufferThreshold: Int = 7,
166  EnsbufferWidth: Int = 2,
167  UncacheBufferSize: Int = 4,
168  EnableLoadToLoadForward: Boolean = true,
169  EnableFastForward: Boolean = false,
170  EnableLdVioCheckAfterReset: Boolean = true,
171  EnableSoftPrefetchAfterReset: Boolean = true,
172  EnableCacheErrorAfterReset: Boolean = true,
173  EnableAccurateLoadError: Boolean = true,
174  EnableUncacheWriteOutstanding: Boolean = true,
175  MMUAsidLen: Int = 16, // max is 16, 0 is not supported now
176  ReSelectLen: Int = 6, // load replay queue replay select counter len
177  itlbParameters: TLBParameters = TLBParameters(
178    name = "itlb",
179    fetchi = true,
180    useDmode = false,
181    normalNWays = 32,
182    normalReplacer = Some("plru"),
183    superNWays = 4,
184    superReplacer = Some("plru")
185  ),
186  ldtlbParameters: TLBParameters = TLBParameters(
187    name = "ldtlb",
188    normalNSets = 64,
189    normalNWays = 1,
190    normalAssociative = "sa",
191    normalReplacer = Some("setplru"),
192    superNWays = 16,
193    normalAsVictim = true,
194    outReplace = false,
195    partialStaticPMP = true,
196    outsideRecvFlush = true,
197    saveLevel = true
198  ),
199  sttlbParameters: TLBParameters = TLBParameters(
200    name = "sttlb",
201    normalNSets = 64,
202    normalNWays = 1,
203    normalAssociative = "sa",
204    normalReplacer = Some("setplru"),
205    superNWays = 16,
206    normalAsVictim = true,
207    outReplace = false,
208    partialStaticPMP = true,
209    outsideRecvFlush = true,
210    saveLevel = true
211  ),
212  refillBothTlb: Boolean = false,
213  btlbParameters: TLBParameters = TLBParameters(
214    name = "btlb",
215    normalNSets = 1,
216    normalNWays = 64,
217    superNWays = 4,
218  ),
219  l2tlbParameters: L2TLBParameters = L2TLBParameters(),
220  NumPerfCounters: Int = 16,
221  icacheParameters: ICacheParameters = ICacheParameters(
222    tagECC = Some("parity"),
223    dataECC = Some("parity"),
224    replacer = Some("setplru"),
225    nMissEntries = 2,
226    nProbeEntries = 2,
227    nPrefetchEntries = 2,
228    hasPrefetch = true,
229  ),
230  dcacheParametersOpt: Option[DCacheParameters] = Some(DCacheParameters(
231    tagECC = Some("secded"),
232    dataECC = Some("secded"),
233    replacer = Some("setplru"),
234    nMissEntries = 16,
235    nProbeEntries = 8,
236    nReleaseEntries = 18
237  )),
238  L2CacheParamsOpt: Option[HCCacheParameters] = Some(HCCacheParameters(
239    name = "l2",
240    level = 2,
241    ways = 8,
242    sets = 1024, // default 512KB L2
243    prefetch = Some(huancun.prefetch.BOPParameters())
244  )),
245  L2NBanks: Int = 1,
246  usePTWRepeater: Boolean = false,
247  softPTW: Boolean = false, // dpi-c debug only
248  softPTWDelay: Int = 1
249){
250  val allHistLens = SCHistLens ++ ITTageTableInfos.map(_._2) ++ TageTableInfos.map(_._2) :+ UbtbGHRLength
251  val HistoryLength = allHistLens.max + numBr * FtqSize + 9 // 256 for the predictor configs now
252
253  val loadExuConfigs = Seq.fill(exuParameters.LduCnt)(LdExeUnitCfg)
254  val storeExuConfigs = Seq.fill(exuParameters.StuCnt)(StaExeUnitCfg) ++ Seq.fill(exuParameters.StuCnt)(StdExeUnitCfg)
255
256  val intExuConfigs = (Seq.fill(exuParameters.AluCnt)(AluExeUnitCfg) ++
257    Seq.fill(exuParameters.MduCnt)(MulDivExeUnitCfg) :+ JumpCSRExeUnitCfg)
258
259  val fpExuConfigs =
260    Seq.fill(exuParameters.FmacCnt)(FmacExeUnitCfg) ++
261      Seq.fill(exuParameters.FmiscCnt)(FmiscExeUnitCfg)
262
263  val exuConfigs: Seq[ExuConfig] = intExuConfigs ++ fpExuConfigs ++ loadExuConfigs ++ storeExuConfigs
264}
265
266case object DebugOptionsKey extends Field[DebugOptions]
267
268case class DebugOptions
269(
270  FPGAPlatform: Boolean = false,
271  EnableDifftest: Boolean = false,
272  AlwaysBasicDiff: Boolean = true,
273  EnableDebug: Boolean = false,
274  EnablePerfDebug: Boolean = true,
275  UseDRAMSim: Boolean = false,
276  EnableTopDown: Boolean = false
277)
278
279trait HasXSParameter {
280
281  implicit val p: Parameters
282
283  val PAddrBits = p(SoCParamsKey).PAddrBits // PAddrBits is Phyical Memory addr bits
284
285  val coreParams = p(XSCoreParamsKey)
286  val env = p(DebugOptionsKey)
287
288  val XLEN = coreParams.XLEN
289  val VLEN = coreParams.VLEN
290  val minFLen = 32
291  val fLen = 64
292  def xLen = XLEN
293
294  val HasMExtension = coreParams.HasMExtension
295  val HasCExtension = coreParams.HasCExtension
296  val HasDiv = coreParams.HasDiv
297  val HasIcache = coreParams.HasICache
298  val HasDcache = coreParams.HasDCache
299  val AddrBits = coreParams.AddrBits // AddrBits is used in some cases
300  val VAddrBits = coreParams.VAddrBits // VAddrBits is Virtual Memory addr bits
301  val AsidLength = coreParams.AsidLength
302  val ReSelectLen = coreParams.ReSelectLen
303  val AddrBytes = AddrBits / 8 // unused
304  val DataBits = XLEN
305  val DataBytes = DataBits / 8
306  val HasFPU = coreParams.HasFPU
307  val HasVPU = coreParams.HasVPU
308  val HasCustomCSRCacheOp = coreParams.HasCustomCSRCacheOp
309  val FetchWidth = coreParams.FetchWidth
310  val PredictWidth = FetchWidth * (if (HasCExtension) 2 else 1)
311  val EnableBPU = coreParams.EnableBPU
312  val EnableBPD = coreParams.EnableBPD // enable backing predictor(like Tage) in BPUStage3
313  val EnableRAS = coreParams.EnableRAS
314  val EnableLB = coreParams.EnableLB
315  val EnableLoop = coreParams.EnableLoop
316  val EnableSC = coreParams.EnableSC
317  val EnbaleTlbDebug = coreParams.EnbaleTlbDebug
318  val HistoryLength = coreParams.HistoryLength
319  val EnableGHistDiff = coreParams.EnableGHistDiff
320  val UbtbGHRLength = coreParams.UbtbGHRLength
321  val UbtbSize = coreParams.UbtbSize
322  val EnableFauFTB = coreParams.EnableFauFTB
323  val FtbSize = coreParams.FtbSize
324  val FtbWays = coreParams.FtbWays
325  val RasSize = coreParams.RasSize
326
327  def getBPDComponents(resp_in: BranchPredictionResp, p: Parameters) = {
328    coreParams.branchPredictor(resp_in, p)
329  }
330  val numBr = coreParams.numBr
331  val TageTableInfos = coreParams.TageTableInfos
332  val TageBanks = coreParams.numBr
333  val SCNRows = coreParams.SCNRows
334  val SCCtrBits = coreParams.SCCtrBits
335  val SCHistLens = coreParams.SCHistLens
336  val SCNTables = coreParams.SCNTables
337
338  val SCTableInfos = Seq.fill(SCNTables)((SCNRows, SCCtrBits)) zip SCHistLens map {
339    case ((n, cb), h) => (n, cb, h)
340  }
341  val ITTageTableInfos = coreParams.ITTageTableInfos
342  type FoldedHistoryInfo = Tuple2[Int, Int]
343  val foldedGHistInfos =
344    (TageTableInfos.map{ case (nRows, h, t) =>
345      if (h > 0)
346        Set((h, min(log2Ceil(nRows/numBr), h)), (h, min(h, t)), (h, min(h, t-1)))
347      else
348        Set[FoldedHistoryInfo]()
349    }.reduce(_++_).toSet ++
350    SCTableInfos.map{ case (nRows, _, h) =>
351      if (h > 0)
352        Set((h, min(log2Ceil(nRows/TageBanks), h)))
353      else
354        Set[FoldedHistoryInfo]()
355    }.reduce(_++_).toSet ++
356    ITTageTableInfos.map{ case (nRows, h, t) =>
357      if (h > 0)
358        Set((h, min(log2Ceil(nRows), h)), (h, min(h, t)), (h, min(h, t-1)))
359      else
360        Set[FoldedHistoryInfo]()
361    }.reduce(_++_) ++
362      Set[FoldedHistoryInfo]((UbtbGHRLength, log2Ceil(UbtbSize)))
363    ).toList
364
365
366
367  val CacheLineSize = coreParams.CacheLineSize
368  val CacheLineHalfWord = CacheLineSize / 16
369  val ExtHistoryLength = HistoryLength + 64
370  val IBufSize = coreParams.IBufSize
371  val DecodeWidth = coreParams.DecodeWidth
372  val RenameWidth = coreParams.RenameWidth
373  val CommitWidth = coreParams.CommitWidth
374  val FtqSize = coreParams.FtqSize
375  val IssQueSize = coreParams.IssQueSize
376  val EnableLoadFastWakeUp = coreParams.EnableLoadFastWakeUp
377  val NRPhyRegs = coreParams.NRPhyRegs
378  val PhyRegIdxWidth = log2Up(NRPhyRegs)
379  val IntPhyRegs = coreParams.IntPhyRegs
380  val VfPhyRegs = coreParams.VfPhyRegs
381  val IntPregIdxWidth = log2Up(IntPhyRegs)
382  val VfPregIdxWidth = log2Up(VfPhyRegs)
383  val RobSize = coreParams.RobSize
384  val IntRefCounterWidth = log2Ceil(RobSize)
385  val LoadQueueSize = coreParams.LoadQueueSize
386  val LoadQueueNWriteBanks = coreParams.LoadQueueNWriteBanks
387  val StoreQueueSize = coreParams.StoreQueueSize
388  val StoreQueueNWriteBanks = coreParams.StoreQueueNWriteBanks
389  val VlsQueueSize = coreParams.VlsQueueSize
390  val dpParams = coreParams.dpParams
391  val exuParameters = coreParams.exuParameters
392  val NRMemReadPorts = exuParameters.LduCnt + 2 * exuParameters.StuCnt
393  val NRIntReadPorts = 2 * exuParameters.AluCnt + NRMemReadPorts
394  val NRIntWritePorts = exuParameters.AluCnt + exuParameters.MduCnt + exuParameters.LduCnt
395  val NRFpReadPorts = 3 * exuParameters.FmacCnt + exuParameters.StuCnt
396  val NRFpWritePorts = exuParameters.FpExuCnt + exuParameters.LduCnt
397  val LoadPipelineWidth = coreParams.LoadPipelineWidth
398  val StorePipelineWidth = coreParams.StorePipelineWidth
399  val VecMemSrcInWidth = coreParams.VecMemSrcInWidth
400  val VecMemInstWbWidth = coreParams.VecMemInstWbWidth
401  val VecMemDispatchWidth = coreParams.VecMemDispatchWidth
402  val StoreBufferSize = coreParams.StoreBufferSize
403  val StoreBufferThreshold = coreParams.StoreBufferThreshold
404  val EnsbufferWidth = coreParams.EnsbufferWidth
405  val UncacheBufferSize = coreParams.UncacheBufferSize
406  val EnableLoadToLoadForward = coreParams.EnableLoadToLoadForward
407  val EnableFastForward = coreParams.EnableFastForward
408  val EnableLdVioCheckAfterReset = coreParams.EnableLdVioCheckAfterReset
409  val EnableSoftPrefetchAfterReset = coreParams.EnableSoftPrefetchAfterReset
410  val EnableCacheErrorAfterReset = coreParams.EnableCacheErrorAfterReset
411  val EnableAccurateLoadError = coreParams.EnableAccurateLoadError
412  val EnableUncacheWriteOutstanding = coreParams.EnableUncacheWriteOutstanding
413  val asidLen = coreParams.MMUAsidLen
414  val BTLBWidth = coreParams.LoadPipelineWidth + coreParams.StorePipelineWidth
415  val refillBothTlb = coreParams.refillBothTlb
416  val itlbParams = coreParams.itlbParameters
417  val ldtlbParams = coreParams.ldtlbParameters
418  val sttlbParams = coreParams.sttlbParameters
419  val btlbParams = coreParams.btlbParameters
420  val l2tlbParams = coreParams.l2tlbParameters
421  val NumPerfCounters = coreParams.NumPerfCounters
422
423  val NumRs = (exuParameters.JmpCnt+1)/2 + (exuParameters.AluCnt+1)/2 + (exuParameters.MulCnt+1)/2 +
424              (exuParameters.MduCnt+1)/2 + (exuParameters.FmacCnt+1)/2 +  + (exuParameters.FmiscCnt+1)/2 +
425              (exuParameters.FmiscDivSqrtCnt+1)/2 + (exuParameters.LduCnt+1)/2 +
426              (exuParameters.StuCnt+1)/2 + (exuParameters.StuCnt+1)/2
427
428  val instBytes = if (HasCExtension) 2 else 4
429  val instOffsetBits = log2Ceil(instBytes)
430
431  val icacheParameters = coreParams.icacheParameters
432  val dcacheParameters = coreParams.dcacheParametersOpt.getOrElse(DCacheParameters())
433
434  // dcache block cacheline when lr for LRSCCycles - LRSCBackOff cycles
435  // for constrained LR/SC loop
436  val LRSCCycles = 64
437  // for lr storm
438  val LRSCBackOff = 8
439
440  // cache hierarchy configurations
441  val l1BusDataWidth = 256
442
443  // load violation predict
444  val ResetTimeMax2Pow = 20 //1078576
445  val ResetTimeMin2Pow = 10 //1024
446  // wait table parameters
447  val WaitTableSize = 1024
448  val MemPredPCWidth = log2Up(WaitTableSize)
449  val LWTUse2BitCounter = true
450  // store set parameters
451  val SSITSize = WaitTableSize
452  val LFSTSize = 32
453  val SSIDWidth = log2Up(LFSTSize)
454  val LFSTWidth = 4
455  val StoreSetEnable = true // LWT will be disabled if SS is enabled
456
457  val loadExuConfigs = coreParams.loadExuConfigs
458  val storeExuConfigs = coreParams.storeExuConfigs
459
460  val intExuConfigs = coreParams.intExuConfigs
461
462  val fpExuConfigs = coreParams.fpExuConfigs
463
464  val exuConfigs = coreParams.exuConfigs
465
466  val PCntIncrStep: Int = 6
467  val numPCntHc: Int = 25
468  val numPCntPtw: Int = 19
469
470  val numCSRPCntFrontend = 8
471  val numCSRPCntCtrl     = 8
472  val numCSRPCntLsu      = 8
473  val numCSRPCntHc       = 5
474}
475