xref: /XiangShan/src/main/scala/xiangshan/L2Top.scala (revision bb42dd896549f8c09498c687a85ab4ac160d8c7d)
14e12f40bSzhanglinjuan/***************************************************************************************
24e12f40bSzhanglinjuan  * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
34e12f40bSzhanglinjuan  * Copyright (c) 2020-2021 Peng Cheng Laboratory
44e12f40bSzhanglinjuan  *
54e12f40bSzhanglinjuan  * XiangShan is licensed under Mulan PSL v2.
64e12f40bSzhanglinjuan  * You can use this software according to the terms and conditions of the Mulan PSL v2.
74e12f40bSzhanglinjuan  * You may obtain a copy of Mulan PSL v2 at:
84e12f40bSzhanglinjuan  *          http://license.coscl.org.cn/MulanPSL2
94e12f40bSzhanglinjuan  *
104e12f40bSzhanglinjuan  * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
114e12f40bSzhanglinjuan  * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
124e12f40bSzhanglinjuan  * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
134e12f40bSzhanglinjuan  *
144e12f40bSzhanglinjuan  * See the Mulan PSL v2 for more details.
154e12f40bSzhanglinjuan  ***************************************************************************************/
164e12f40bSzhanglinjuan
174e12f40bSzhanglinjuanpackage xiangshan
184e12f40bSzhanglinjuan
194e12f40bSzhanglinjuanimport chisel3._
204b40434cSzhanglinjuanimport chisel3.util._
214e12f40bSzhanglinjuanimport org.chipsalliance.cde.config._
224e12f40bSzhanglinjuanimport chisel3.util.{Valid, ValidIO}
234e12f40bSzhanglinjuanimport freechips.rocketchip.diplomacy._
244e12f40bSzhanglinjuanimport freechips.rocketchip.interrupts._
254daa5bf3SYangyu Chenimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, BusErrors, MaxHartIdBits}
264e12f40bSzhanglinjuanimport freechips.rocketchip.tilelink._
27*bb42dd89Szhanglinjuanimport device.MsiInfoBundle
28881e32f5SZifei Zhangimport coupledL2.{EnableCHI, L2ParamKey, PrefetchCtrlFromCore}
294b40434cSzhanglinjuanimport coupledL2.tl2tl.TL2TLCoupledL2
30881e32f5SZifei Zhangimport coupledL2.tl2chi.{CHIIssue, PortIO, TL2CHICoupledL2}
314b40434cSzhanglinjuanimport huancun.BankBitsKey
3277733a7bSYanqin Liimport system.HasSoCParameter
334e12f40bSzhanglinjuanimport top.BusPerfMonitor
34bb2f3f51STang Haojinimport utility._
35aee6a6d1SYanqin Liimport xiangshan.cache.mmu.TlbRequestIO
360d3835a5SYanqin Liimport xiangshan.backend.fu.PMPRespBundle
373ad9f3ddSchengguanghuiimport xiangshan.backend.trace.{Itype, TraceCoreInterface}
384e12f40bSzhanglinjuan
394e12f40bSzhanglinjuanclass L1BusErrorUnitInfo(implicit val p: Parameters) extends Bundle with HasSoCParameter {
404e12f40bSzhanglinjuan  val ecc_error = Valid(UInt(soc.PAddrBits.W))
414e12f40bSzhanglinjuan}
424e12f40bSzhanglinjuan
434e12f40bSzhanglinjuanclass XSL1BusErrors()(implicit val p: Parameters) extends BusErrors {
444e12f40bSzhanglinjuan  val icache = new L1BusErrorUnitInfo
454e12f40bSzhanglinjuan  val dcache = new L1BusErrorUnitInfo
464e12f40bSzhanglinjuan  val l2 = new L1BusErrorUnitInfo
474e12f40bSzhanglinjuan
484e12f40bSzhanglinjuan  override def toErrorList: List[Option[(ValidIO[UInt], String, String)]] =
494e12f40bSzhanglinjuan    List(
504e12f40bSzhanglinjuan      Some(icache.ecc_error, "I_ECC", "Icache ecc error"),
514e12f40bSzhanglinjuan      Some(dcache.ecc_error, "D_ECC", "Dcache ecc error"),
524e12f40bSzhanglinjuan      Some(l2.ecc_error, "L2_ECC", "L2Cache ecc error")
534e12f40bSzhanglinjuan    )
544e12f40bSzhanglinjuan}
554e12f40bSzhanglinjuan
564e12f40bSzhanglinjuan/**
574e12f40bSzhanglinjuan  *   L2Top contains everything between Core and XSTile-IO
584e12f40bSzhanglinjuan  */
59233f2ad0Szhanglinjuanclass L2TopInlined()(implicit p: Parameters) extends LazyModule
604e12f40bSzhanglinjuan  with HasXSParameter
614e12f40bSzhanglinjuan  with HasSoCParameter
624e12f40bSzhanglinjuan{
63233f2ad0Szhanglinjuan  override def shouldBeInlined: Boolean = true
64233f2ad0Szhanglinjuan
654e12f40bSzhanglinjuan  def chainBuffer(depth: Int, n: String): (Seq[LazyModule], TLNode) = {
664e12f40bSzhanglinjuan    val buffers = Seq.fill(depth){ LazyModule(new TLBuffer()) }
674e12f40bSzhanglinjuan    buffers.zipWithIndex.foreach{ case (b, i) => {
684e12f40bSzhanglinjuan      b.suggestName(s"${n}_${i}")
694e12f40bSzhanglinjuan    }}
704e12f40bSzhanglinjuan    val node = buffers.map(_.node.asInstanceOf[TLNode]).reduce(_ :*=* _)
714e12f40bSzhanglinjuan    (buffers, node)
724e12f40bSzhanglinjuan  }
734b40434cSzhanglinjuan  val enableL2 = coreParams.L2CacheParamsOpt.isDefined
744e12f40bSzhanglinjuan  // =========== Components ============
754e12f40bSzhanglinjuan  val l1_xbar = TLXbar()
764e12f40bSzhanglinjuan  val mmio_xbar = TLXbar()
774e12f40bSzhanglinjuan  val mmio_port = TLIdentityNode() // to L3
784b40434cSzhanglinjuan  val memory_port = if (enableCHI && enableL2) None else Some(TLIdentityNode())
794e12f40bSzhanglinjuan  val beu = LazyModule(new BusErrorUnit(
80bbe4506dSTang Haojin    new XSL1BusErrors(),
81bbe4506dSTang Haojin    BusErrorUnitParams(soc.BEURange.base, soc.BEURange.mask.toInt + 1)
824e12f40bSzhanglinjuan  ))
834e12f40bSzhanglinjuan
844e12f40bSzhanglinjuan  val i_mmio_port = TLTempNode()
856c106319Sxu_zh  val icachectrl_port_opt = if(icacheParameters.cacheCtrlAddressOpt.nonEmpty) Option(TLTempNode()) else None
864e12f40bSzhanglinjuan  val d_mmio_port = TLTempNode()
874e12f40bSzhanglinjuan
884e12f40bSzhanglinjuan  val misc_l2_pmu = BusPerfMonitor(name = "Misc_L2", enable = !debugOpts.FPGAPlatform) // l1D & l1I & PTW
8978a8cd25Szhanglinjuan  val l2_l3_pmu = BusPerfMonitor(name = "L2_L3", enable = !debugOpts.FPGAPlatform && !enableCHI, stat_latency = true)
90c20095f4SChen Xi  val xbar_l2_buffer = TLBuffer()
914e12f40bSzhanglinjuan
924e12f40bSzhanglinjuan  val enbale_tllog = !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB
934e12f40bSzhanglinjuan  val l1d_logger = TLLogger(s"L2_L1D_${coreParams.HartId}", enbale_tllog)
944e12f40bSzhanglinjuan  val l1i_logger = TLLogger(s"L2_L1I_${coreParams.HartId}", enbale_tllog)
954e12f40bSzhanglinjuan  val ptw_logger = TLLogger(s"L2_PTW_${coreParams.HartId}", enbale_tllog)
96c20095f4SChen Xi  val ptw_to_l2_buffer = LazyModule(new TLBuffer)
97c20095f4SChen Xi  val i_mmio_buffer = LazyModule(new TLBuffer)
984e12f40bSzhanglinjuan
994e12f40bSzhanglinjuan  val clint_int_node = IntIdentityNode()
1004e12f40bSzhanglinjuan  val debug_int_node = IntIdentityNode()
1014e12f40bSzhanglinjuan  val plic_int_node = IntIdentityNode()
1028bc90631SZehao Liu  val nmi_int_node = IntIdentityNode()
1034e12f40bSzhanglinjuan
1044b40434cSzhanglinjuan  println(s"enableCHI: ${enableCHI}")
1050e280184Szhanglinjuan  val l2cache = if (enableL2) {
1060e280184Szhanglinjuan    val config = new Config((_, _, _) => {
1074b40434cSzhanglinjuan      case L2ParamKey => coreParams.L2CacheParamsOpt.get.copy(
1084daa5bf3SYangyu Chen        hartId = p(XSCoreParamsKey).HartId,
1094e12f40bSzhanglinjuan        FPGAPlatform = debugOpts.FPGAPlatform
1104e12f40bSzhanglinjuan      )
1110e280184Szhanglinjuan      case EnableCHI => p(EnableCHI)
1121fc8b877Szhanglinjuan      case CHIIssue => p(CHIIssue)
1134b40434cSzhanglinjuan      case BankBitsKey => log2Ceil(coreParams.L2NBanks)
1144daa5bf3SYangyu Chen      case MaxHartIdBits => p(MaxHartIdBits)
115bb2f3f51STang Haojin      case LogUtilsOptionsKey => p(LogUtilsOptionsKey)
116bb2f3f51STang Haojin      case PerfCounterOptionsKey => p(PerfCounterOptionsKey)
1170e280184Szhanglinjuan    })
1180e280184Szhanglinjuan    if (enableCHI) Some(LazyModule(new TL2CHICoupledL2()(new Config(config))))
1190e280184Szhanglinjuan    else Some(LazyModule(new TL2TLCoupledL2()(new Config(config))))
1204b40434cSzhanglinjuan  } else None
1214e12f40bSzhanglinjuan  val l2_binder = coreParams.L2CacheParamsOpt.map(_ => BankBinder(coreParams.L2NBanks, 64))
1224e12f40bSzhanglinjuan
1234e12f40bSzhanglinjuan  // =========== Connection ============
1244e12f40bSzhanglinjuan  // l2 to l2_binder, then to memory_port
1250e280184Szhanglinjuan  l2cache match {
1260e280184Szhanglinjuan    case Some(l2) =>
1270e280184Szhanglinjuan      l2_binder.get :*= l2.node :*= xbar_l2_buffer :*= l1_xbar :=* misc_l2_pmu
1280e280184Szhanglinjuan      l2 match {
1290e280184Szhanglinjuan        case l2: TL2TLCoupledL2 =>
1300e280184Szhanglinjuan          memory_port.get := l2_l3_pmu := TLClientsMerger() := TLXbar() :=* l2_binder.get
1310e280184Szhanglinjuan        case l2: TL2CHICoupledL2 =>
1320e280184Szhanglinjuan          l2.managerNode := TLXbar() :=* l2_binder.get
1330e280184Szhanglinjuan          l2.mmioNode := mmio_port
1344e12f40bSzhanglinjuan      }
1354b40434cSzhanglinjuan    case None =>
1364b40434cSzhanglinjuan      memory_port.get := l1_xbar
1374b40434cSzhanglinjuan  }
1384b40434cSzhanglinjuan
1394e12f40bSzhanglinjuan  mmio_xbar := TLBuffer.chainNode(2) := i_mmio_port
1404e12f40bSzhanglinjuan  mmio_xbar := TLBuffer.chainNode(2) := d_mmio_port
1414e12f40bSzhanglinjuan  beu.node := TLBuffer.chainNode(1) := mmio_xbar
1426c106319Sxu_zh  if (icacheParameters.cacheCtrlAddressOpt.nonEmpty) {
1436c106319Sxu_zh    icachectrl_port_opt.get := TLBuffer.chainNode(1) := mmio_xbar
14472dab974Scz4e  }
1456c106319Sxu_zh
1466c106319Sxu_zh  // filter out in-core addresses before sent to mmio_port
1476c106319Sxu_zh  // Option[AddressSet] ++ Option[AddressSet] => List[AddressSet]
1486c106319Sxu_zh  private def mmioFilters: Seq[AddressSet] =
1496c106319Sxu_zh    (icacheParameters.cacheCtrlAddressOpt ++ dcacheParameters.cacheCtrlAddressOpt).toSeq
1506c106319Sxu_zh  mmio_port :=
1516c106319Sxu_zh    TLFilter(TLFilter.mSubtract(mmioFilters)) :=
1526c106319Sxu_zh    TLBuffer() :=
1536c106319Sxu_zh    mmio_xbar
1546c106319Sxu_zh
155233f2ad0Szhanglinjuan  class Imp(wrapper: LazyModule) extends LazyModuleImp(wrapper) {
156233f2ad0Szhanglinjuan    val io = IO(new Bundle {
157233f2ad0Szhanglinjuan      val beu_errors = Input(chiselTypeOf(beu.module.io.errors))
158233f2ad0Szhanglinjuan      val reset_vector = new Bundle {
1594e12f40bSzhanglinjuan        val fromTile = Input(UInt(PAddrBits.W))
1604e12f40bSzhanglinjuan        val toCore = Output(UInt(PAddrBits.W))
161233f2ad0Szhanglinjuan      }
162233f2ad0Szhanglinjuan      val hartId = new Bundle() {
1634e12f40bSzhanglinjuan        val fromTile = Input(UInt(64.W))
1644e12f40bSzhanglinjuan        val toCore = Output(UInt(64.W))
165233f2ad0Szhanglinjuan      }
166*bb42dd89Szhanglinjuan      val msiInfo = new Bundle() {
167*bb42dd89Szhanglinjuan        val fromTile = Input(ValidIO(new MsiInfoBundle))
168*bb42dd89Szhanglinjuan        val toCore = Output(ValidIO(new MsiInfoBundle))
169*bb42dd89Szhanglinjuan      }
170233f2ad0Szhanglinjuan      val cpu_halt = new Bundle() {
1714e12f40bSzhanglinjuan        val fromCore = Input(Bool())
1724e12f40bSzhanglinjuan        val toTile = Output(Bool())
173233f2ad0Szhanglinjuan      }
174*bb42dd89Szhanglinjuan      val cpu_poff = new Bundle() {
175*bb42dd89Szhanglinjuan        val fromCore = Input(Bool())
176*bb42dd89Szhanglinjuan        val toTile = Output(Bool())
177*bb42dd89Szhanglinjuan      }
17885a8d7caSZehao Liu      val cpu_critical_error = new Bundle() {
17985a8d7caSZehao Liu        val fromCore = Input(Bool())
18085a8d7caSZehao Liu        val toTile = Output(Bool())
18185a8d7caSZehao Liu      }
182233f2ad0Szhanglinjuan      val hartIsInReset = new Bundle() {
183233f2ad0Szhanglinjuan        val resetInFrontend = Input(Bool())
184233f2ad0Szhanglinjuan        val toTile = Output(Bool())
185233f2ad0Szhanglinjuan      }
186d288919fSchengguanghui      val traceCoreInterface = new Bundle{
187d288919fSchengguanghui        val fromCore = Flipped(new TraceCoreInterface)
188d288919fSchengguanghui        val toTile   = new TraceCoreInterface
189d288919fSchengguanghui      }
190233f2ad0Szhanglinjuan      val debugTopDown = new Bundle() {
191aee6a6d1SYanqin Li        val robTrueCommit = Input(UInt(64.W))
1924e12f40bSzhanglinjuan        val robHeadPaddr = Flipped(Valid(UInt(36.W)))
1934e12f40bSzhanglinjuan        val l2MissMatch = Output(Bool())
194233f2ad0Szhanglinjuan      }
195e836c770SZhaoyang You      val l2Miss = Output(Bool())
196e836c770SZhaoyang You      val l3Miss = new Bundle {
197e836c770SZhaoyang You        val fromTile = Input(Bool())
198e836c770SZhaoyang You        val toCore = Output(Bool())
199e836c770SZhaoyang You      }
200*bb42dd89Szhanglinjuan      val clintTime = new Bundle {
201*bb42dd89Szhanglinjuan        val fromTile = Input(ValidIO(UInt(64.W)))
202*bb42dd89Szhanglinjuan        val toCore = Output(ValidIO(UInt(64.W)))
203*bb42dd89Szhanglinjuan      }
204233f2ad0Szhanglinjuan      val chi = if (enableCHI) Some(new PortIO) else None
205233f2ad0Szhanglinjuan      val nodeID = if (enableCHI) Some(Input(UInt(NodeIDWidth.W))) else None
206881e32f5SZifei Zhang      val pfCtrlFromCore = Input(new PrefetchCtrlFromCore)
207233f2ad0Szhanglinjuan      val l2_tlb_req = new TlbRequestIO(nRespDups = 2)
208233f2ad0Szhanglinjuan      val l2_pmp_resp = Flipped(new PMPRespBundle)
209233f2ad0Szhanglinjuan      val l2_hint = ValidIO(new L2ToL1Hint())
2108bb30a57SJiru Sun      val perfEvents = Output(Vec(numPCntHc * coreParams.L2NBanks + 1, new PerfEvent))
211b7a63495SNewPaulWalker      val l2_flush_en = Input(Bool())
212b7a63495SNewPaulWalker      val l2_flush_done = Output(Bool())
213233f2ad0Szhanglinjuan      // val reset_core = IO(Output(Reset()))
2144e12f40bSzhanglinjuan    })
2154e12f40bSzhanglinjuan
2164e12f40bSzhanglinjuan    val resetDelayN = Module(new DelayN(UInt(PAddrBits.W), 5))
2174e12f40bSzhanglinjuan
2184aa305e9SMa-YX    beu.module.io.errors.icache := io.beu_errors.icache
2194aa305e9SMa-YX    beu.module.io.errors.dcache := io.beu_errors.dcache
220233f2ad0Szhanglinjuan    resetDelayN.io.in := io.reset_vector.fromTile
221233f2ad0Szhanglinjuan    io.reset_vector.toCore := resetDelayN.io.out
222233f2ad0Szhanglinjuan    io.hartId.toCore := io.hartId.fromTile
223*bb42dd89Szhanglinjuan    io.msiInfo.toCore := io.msiInfo.fromTile
224233f2ad0Szhanglinjuan    io.cpu_halt.toTile := io.cpu_halt.fromCore
225*bb42dd89Szhanglinjuan    io.cpu_poff.toTile := io.cpu_poff.fromCore
22685a8d7caSZehao Liu    io.cpu_critical_error.toTile := io.cpu_critical_error.fromCore
227b7a63495SNewPaulWalker    io.l2_flush_done := true.B //TODO connect CoupleedL2
228e836c770SZhaoyang You    io.l3Miss.toCore := io.l3Miss.fromTile
229*bb42dd89Szhanglinjuan    io.clintTime.toCore := io.clintTime.fromTile
2303ad9f3ddSchengguanghui    // trace interface
2313ad9f3ddSchengguanghui    val traceToTile = io.traceCoreInterface.toTile
2323ad9f3ddSchengguanghui    val traceFromCore = io.traceCoreInterface.fromCore
2333ad9f3ddSchengguanghui    traceFromCore.fromEncoder := RegNext(traceToTile.fromEncoder)
2343ad9f3ddSchengguanghui    traceToTile.toEncoder.trap := RegEnable(
2353ad9f3ddSchengguanghui      traceFromCore.toEncoder.trap,
2363ad9f3ddSchengguanghui      traceFromCore.toEncoder.groups(0).valid && Itype.isTrap(traceFromCore.toEncoder.groups(0).bits.itype)
2373ad9f3ddSchengguanghui    )
2383ad9f3ddSchengguanghui    traceToTile.toEncoder.priv := RegEnable(
2393ad9f3ddSchengguanghui      traceFromCore.toEncoder.priv,
2403ad9f3ddSchengguanghui      traceFromCore.toEncoder.groups(0).valid
2413ad9f3ddSchengguanghui    )
2423ad9f3ddSchengguanghui    (0 until TraceGroupNum).foreach{ i =>
2433ad9f3ddSchengguanghui      traceToTile.toEncoder.groups(i).valid := RegNext(traceFromCore.toEncoder.groups(i).valid)
2443ad9f3ddSchengguanghui      traceToTile.toEncoder.groups(i).bits.iretire := RegNext(traceFromCore.toEncoder.groups(i).bits.iretire)
2453ad9f3ddSchengguanghui      traceToTile.toEncoder.groups(i).bits.itype := RegNext(traceFromCore.toEncoder.groups(i).bits.itype)
2463ad9f3ddSchengguanghui      traceToTile.toEncoder.groups(i).bits.ilastsize := RegEnable(
2473ad9f3ddSchengguanghui        traceFromCore.toEncoder.groups(i).bits.ilastsize,
2483ad9f3ddSchengguanghui        traceFromCore.toEncoder.groups(i).valid
2493ad9f3ddSchengguanghui      )
2503ad9f3ddSchengguanghui      traceToTile.toEncoder.groups(i).bits.iaddr := RegEnable(
2513ad9f3ddSchengguanghui        traceFromCore.toEncoder.groups(i).bits.iaddr,
2523ad9f3ddSchengguanghui        traceFromCore.toEncoder.groups(i).valid
2533ad9f3ddSchengguanghui      )
2543ad9f3ddSchengguanghui    }
2553ad9f3ddSchengguanghui
256233f2ad0Szhanglinjuan    dontTouch(io.hartId)
257233f2ad0Szhanglinjuan    dontTouch(io.cpu_halt)
25885a8d7caSZehao Liu    dontTouch(io.cpu_critical_error)
259233f2ad0Szhanglinjuan    if (!io.chi.isEmpty) { dontTouch(io.chi.get) }
260233f2ad0Szhanglinjuan
261233f2ad0Szhanglinjuan    val hartIsInReset = RegInit(true.B)
262233f2ad0Szhanglinjuan    hartIsInReset := io.hartIsInReset.resetInFrontend || reset.asBool
263233f2ad0Szhanglinjuan    io.hartIsInReset.toTile := hartIsInReset
2644e12f40bSzhanglinjuan
2650e280184Szhanglinjuan    if (l2cache.isDefined) {
2660e280184Szhanglinjuan      val l2 = l2cache.get.module
267881e32f5SZifei Zhang
268881e32f5SZifei Zhang      l2.io.pfCtrlFromCore := io.pfCtrlFromCore
269233f2ad0Szhanglinjuan      io.l2_hint := l2.io.l2_hint
2700e280184Szhanglinjuan      l2.io.debugTopDown.robHeadPaddr := DontCare
271233f2ad0Szhanglinjuan      l2.io.hartId := io.hartId.fromTile
272233f2ad0Szhanglinjuan      l2.io.debugTopDown.robHeadPaddr := io.debugTopDown.robHeadPaddr
273233f2ad0Szhanglinjuan      l2.io.debugTopDown.robTrueCommit := io.debugTopDown.robTrueCommit
274233f2ad0Szhanglinjuan      io.debugTopDown.l2MissMatch := l2.io.debugTopDown.l2MissMatch
275e836c770SZhaoyang You      io.l2Miss := l2.io.l2Miss
276aee6a6d1SYanqin Li
277aee6a6d1SYanqin Li      /* l2 tlb */
278233f2ad0Szhanglinjuan      io.l2_tlb_req.req.bits := DontCare
279233f2ad0Szhanglinjuan      io.l2_tlb_req.req.valid := l2.io.l2_tlb_req.req.valid
280233f2ad0Szhanglinjuan      io.l2_tlb_req.resp.ready := l2.io.l2_tlb_req.resp.ready
281233f2ad0Szhanglinjuan      io.l2_tlb_req.req.bits.vaddr := l2.io.l2_tlb_req.req.bits.vaddr
282233f2ad0Szhanglinjuan      io.l2_tlb_req.req.bits.cmd := l2.io.l2_tlb_req.req.bits.cmd
283233f2ad0Szhanglinjuan      io.l2_tlb_req.req.bits.size := l2.io.l2_tlb_req.req.bits.size
284233f2ad0Szhanglinjuan      io.l2_tlb_req.req.bits.kill := l2.io.l2_tlb_req.req.bits.kill
285233f2ad0Szhanglinjuan      io.l2_tlb_req.req.bits.no_translate := l2.io.l2_tlb_req.req.bits.no_translate
286233f2ad0Szhanglinjuan      io.l2_tlb_req.req_kill := l2.io.l2_tlb_req.req_kill
2878bb30a57SJiru Sun      io.perfEvents := l2.io_perf
2888bb30a57SJiru Sun
2898bb30a57SJiru Sun      val allPerfEvents = l2.getPerfEvents
2908bb30a57SJiru Sun      if (printEventCoding) {
2918bb30a57SJiru Sun        for (((name, inc), i) <- allPerfEvents.zipWithIndex) {
2928bb30a57SJiru Sun          println("L2 Cache perfEvents Set", name, inc, i)
2938bb30a57SJiru Sun        }
2948bb30a57SJiru Sun      }
2958bb30a57SJiru Sun
296233f2ad0Szhanglinjuan      l2.io.l2_tlb_req.resp.valid := io.l2_tlb_req.resp.valid
297233f2ad0Szhanglinjuan      l2.io.l2_tlb_req.req.ready := io.l2_tlb_req.req.ready
298233f2ad0Szhanglinjuan      l2.io.l2_tlb_req.resp.bits.paddr.head := io.l2_tlb_req.resp.bits.paddr.head
299233f2ad0Szhanglinjuan      l2.io.l2_tlb_req.resp.bits.pbmt := io.l2_tlb_req.resp.bits.pbmt.head
300233f2ad0Szhanglinjuan      l2.io.l2_tlb_req.resp.bits.miss := io.l2_tlb_req.resp.bits.miss
30146e9ee74SHaoyuan Feng      l2.io.l2_tlb_req.resp.bits.excp.head.gpf := io.l2_tlb_req.resp.bits.excp.head.gpf
30246e9ee74SHaoyuan Feng      l2.io.l2_tlb_req.resp.bits.excp.head.pf := io.l2_tlb_req.resp.bits.excp.head.pf
30346e9ee74SHaoyuan Feng      l2.io.l2_tlb_req.resp.bits.excp.head.af := io.l2_tlb_req.resp.bits.excp.head.af
304233f2ad0Szhanglinjuan      l2.io.l2_tlb_req.pmp_resp.ld := io.l2_pmp_resp.ld
305233f2ad0Szhanglinjuan      l2.io.l2_tlb_req.pmp_resp.st := io.l2_pmp_resp.st
306233f2ad0Szhanglinjuan      l2.io.l2_tlb_req.pmp_resp.instr := io.l2_pmp_resp.instr
307233f2ad0Szhanglinjuan      l2.io.l2_tlb_req.pmp_resp.mmio := io.l2_pmp_resp.mmio
308233f2ad0Szhanglinjuan      l2.io.l2_tlb_req.pmp_resp.atomic := io.l2_pmp_resp.atomic
3090e280184Szhanglinjuan      l2cache.get match {
3100e280184Szhanglinjuan        case l2cache: TL2CHICoupledL2 =>
3110e280184Szhanglinjuan          val l2 = l2cache.module
312233f2ad0Szhanglinjuan          l2.io_nodeID := io.nodeID.get
313233f2ad0Szhanglinjuan          io.chi.get <> l2.io_chi
3140e280184Szhanglinjuan        case l2cache: TL2TLCoupledL2 =>
3150e280184Szhanglinjuan      }
3164aa305e9SMa-YX
3174aa305e9SMa-YX      beu.module.io.errors.l2.ecc_error.valid := l2.io.error.valid
3184aa305e9SMa-YX      beu.module.io.errors.l2.ecc_error.bits := l2.io.error.address
3194e12f40bSzhanglinjuan    } else {
320233f2ad0Szhanglinjuan      io.l2_hint := 0.U.asTypeOf(io.l2_hint)
321233f2ad0Szhanglinjuan      io.debugTopDown <> DontCare
322e836c770SZhaoyang You      io.l2Miss := false.B
323aee6a6d1SYanqin Li
324233f2ad0Szhanglinjuan      io.l2_tlb_req.req.valid := false.B
325233f2ad0Szhanglinjuan      io.l2_tlb_req.req.bits := DontCare
326233f2ad0Szhanglinjuan      io.l2_tlb_req.req_kill := DontCare
327233f2ad0Szhanglinjuan      io.l2_tlb_req.resp.ready := true.B
3288bb30a57SJiru Sun      io.perfEvents := DontCare
3294aa305e9SMa-YX
3304aa305e9SMa-YX      beu.module.io.errors.l2 := 0.U.asTypeOf(beu.module.io.errors.l2)
331233f2ad0Szhanglinjuan    }
3324e12f40bSzhanglinjuan  }
333f55cdaabSzhanglinjuan
334233f2ad0Szhanglinjuan  lazy val module = new Imp(this)
335233f2ad0Szhanglinjuan}
336233f2ad0Szhanglinjuan
337233f2ad0Szhanglinjuanclass L2Top()(implicit p: Parameters) extends LazyModule
338233f2ad0Szhanglinjuan  with HasXSParameter
339233f2ad0Szhanglinjuan  with HasSoCParameter {
340233f2ad0Szhanglinjuan
341233f2ad0Szhanglinjuan  override def shouldBeInlined: Boolean = false
342233f2ad0Szhanglinjuan
343233f2ad0Szhanglinjuan  val inner = LazyModule(new L2TopInlined())
344233f2ad0Szhanglinjuan
345233f2ad0Szhanglinjuan  class Imp(wrapper: LazyModule) extends LazyModuleImp(wrapper) {
346233f2ad0Szhanglinjuan    val io = IO(inner.module.io.cloneType)
347233f2ad0Szhanglinjuan    val reset_core = IO(Output(Reset()))
348233f2ad0Szhanglinjuan    io <> inner.module.io
349233f2ad0Szhanglinjuan
350f55cdaabSzhanglinjuan    if (debugOpts.ResetGen) {
351233f2ad0Szhanglinjuan      ResetGen(ResetGenNode(Seq(
352233f2ad0Szhanglinjuan        CellNode(reset_core),
353233f2ad0Szhanglinjuan        ModuleNode(inner.module)
354233f2ad0Szhanglinjuan      )), reset, sim = false)
355f55cdaabSzhanglinjuan    } else {
356f55cdaabSzhanglinjuan      reset_core := DontCare
357f55cdaabSzhanglinjuan    }
3584e12f40bSzhanglinjuan  }
3594e12f40bSzhanglinjuan
360233f2ad0Szhanglinjuan  lazy val module = new Imp(this)
3614e12f40bSzhanglinjuan}
362