xref: /XiangShan/src/main/scala/xiangshan/L2Top.scala (revision bb2f3f51dd67f6e16e0cc1ffe43368c9fc7e4aef)
14e12f40bSzhanglinjuan/***************************************************************************************
24e12f40bSzhanglinjuan  * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
34e12f40bSzhanglinjuan  * Copyright (c) 2020-2021 Peng Cheng Laboratory
44e12f40bSzhanglinjuan  *
54e12f40bSzhanglinjuan  * XiangShan is licensed under Mulan PSL v2.
64e12f40bSzhanglinjuan  * You can use this software according to the terms and conditions of the Mulan PSL v2.
74e12f40bSzhanglinjuan  * You may obtain a copy of Mulan PSL v2 at:
84e12f40bSzhanglinjuan  *          http://license.coscl.org.cn/MulanPSL2
94e12f40bSzhanglinjuan  *
104e12f40bSzhanglinjuan  * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
114e12f40bSzhanglinjuan  * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
124e12f40bSzhanglinjuan  * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
134e12f40bSzhanglinjuan  *
144e12f40bSzhanglinjuan  * See the Mulan PSL v2 for more details.
154e12f40bSzhanglinjuan  ***************************************************************************************/
164e12f40bSzhanglinjuan
174e12f40bSzhanglinjuanpackage xiangshan
184e12f40bSzhanglinjuan
194e12f40bSzhanglinjuanimport chisel3._
204b40434cSzhanglinjuanimport chisel3.util._
214e12f40bSzhanglinjuanimport org.chipsalliance.cde.config._
224e12f40bSzhanglinjuanimport chisel3.util.{Valid, ValidIO}
234e12f40bSzhanglinjuanimport freechips.rocketchip.diplomacy._
244e12f40bSzhanglinjuanimport freechips.rocketchip.interrupts._
254daa5bf3SYangyu Chenimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, BusErrors, MaxHartIdBits}
264e12f40bSzhanglinjuanimport freechips.rocketchip.tilelink._
274b40434cSzhanglinjuanimport coupledL2.{L2ParamKey, EnableCHI}
284b40434cSzhanglinjuanimport coupledL2.tl2tl.TL2TLCoupledL2
294b40434cSzhanglinjuanimport coupledL2.tl2chi.{TL2CHICoupledL2, PortIO}
304b40434cSzhanglinjuanimport huancun.BankBitsKey
314e12f40bSzhanglinjuanimport system.HasSoCParameter
324e12f40bSzhanglinjuanimport top.BusPerfMonitor
33*bb2f3f51STang Haojinimport utility._
34aee6a6d1SYanqin Liimport xiangshan.cache.mmu.TlbRequestIO
354e12f40bSzhanglinjuan
364e12f40bSzhanglinjuanclass L1BusErrorUnitInfo(implicit val p: Parameters) extends Bundle with HasSoCParameter {
374e12f40bSzhanglinjuan  val ecc_error = Valid(UInt(soc.PAddrBits.W))
384e12f40bSzhanglinjuan}
394e12f40bSzhanglinjuan
404e12f40bSzhanglinjuanclass XSL1BusErrors()(implicit val p: Parameters) extends BusErrors {
414e12f40bSzhanglinjuan  val icache = new L1BusErrorUnitInfo
424e12f40bSzhanglinjuan  val dcache = new L1BusErrorUnitInfo
434e12f40bSzhanglinjuan  val l2 = new L1BusErrorUnitInfo
444e12f40bSzhanglinjuan
454e12f40bSzhanglinjuan  override def toErrorList: List[Option[(ValidIO[UInt], String, String)]] =
464e12f40bSzhanglinjuan    List(
474e12f40bSzhanglinjuan      Some(icache.ecc_error, "I_ECC", "Icache ecc error"),
484e12f40bSzhanglinjuan      Some(dcache.ecc_error, "D_ECC", "Dcache ecc error"),
494e12f40bSzhanglinjuan      Some(l2.ecc_error, "L2_ECC", "L2Cache ecc error")
504e12f40bSzhanglinjuan    )
514e12f40bSzhanglinjuan}
524e12f40bSzhanglinjuan
534e12f40bSzhanglinjuan/**
544e12f40bSzhanglinjuan  *   L2Top contains everything between Core and XSTile-IO
554e12f40bSzhanglinjuan  */
564e12f40bSzhanglinjuanclass L2Top()(implicit p: Parameters) extends LazyModule
574e12f40bSzhanglinjuan  with HasXSParameter
584e12f40bSzhanglinjuan  with HasSoCParameter
594e12f40bSzhanglinjuan{
604e12f40bSzhanglinjuan  def chainBuffer(depth: Int, n: String): (Seq[LazyModule], TLNode) = {
614e12f40bSzhanglinjuan    val buffers = Seq.fill(depth){ LazyModule(new TLBuffer()) }
624e12f40bSzhanglinjuan    buffers.zipWithIndex.foreach{ case (b, i) => {
634e12f40bSzhanglinjuan      b.suggestName(s"${n}_${i}")
644e12f40bSzhanglinjuan    }}
654e12f40bSzhanglinjuan    val node = buffers.map(_.node.asInstanceOf[TLNode]).reduce(_ :*=* _)
664e12f40bSzhanglinjuan    (buffers, node)
674e12f40bSzhanglinjuan  }
684b40434cSzhanglinjuan  val enableL2 = coreParams.L2CacheParamsOpt.isDefined
694e12f40bSzhanglinjuan  // =========== Components ============
704e12f40bSzhanglinjuan  val l1_xbar = TLXbar()
714e12f40bSzhanglinjuan  val mmio_xbar = TLXbar()
724e12f40bSzhanglinjuan  val mmio_port = TLIdentityNode() // to L3
734b40434cSzhanglinjuan  val memory_port = if (enableCHI && enableL2) None else Some(TLIdentityNode())
744e12f40bSzhanglinjuan  val beu = LazyModule(new BusErrorUnit(
754e12f40bSzhanglinjuan    new XSL1BusErrors(), BusErrorUnitParams(0x38010000)
764e12f40bSzhanglinjuan  ))
774e12f40bSzhanglinjuan
784e12f40bSzhanglinjuan  val i_mmio_port = TLTempNode()
794e12f40bSzhanglinjuan  val d_mmio_port = TLTempNode()
804e12f40bSzhanglinjuan
814e12f40bSzhanglinjuan  val misc_l2_pmu = BusPerfMonitor(name = "Misc_L2", enable = !debugOpts.FPGAPlatform) // l1D & l1I & PTW
8278a8cd25Szhanglinjuan  val l2_l3_pmu = BusPerfMonitor(name = "L2_L3", enable = !debugOpts.FPGAPlatform && !enableCHI, stat_latency = true)
83c20095f4SChen Xi  val xbar_l2_buffer = TLBuffer()
844e12f40bSzhanglinjuan
854e12f40bSzhanglinjuan  val enbale_tllog = !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB
864e12f40bSzhanglinjuan  val l1d_logger = TLLogger(s"L2_L1D_${coreParams.HartId}", enbale_tllog)
874e12f40bSzhanglinjuan  val l1i_logger = TLLogger(s"L2_L1I_${coreParams.HartId}", enbale_tllog)
884e12f40bSzhanglinjuan  val ptw_logger = TLLogger(s"L2_PTW_${coreParams.HartId}", enbale_tllog)
89c20095f4SChen Xi  val ptw_to_l2_buffer = LazyModule(new TLBuffer)
90c20095f4SChen Xi  val i_mmio_buffer = LazyModule(new TLBuffer)
914e12f40bSzhanglinjuan
924e12f40bSzhanglinjuan  val clint_int_node = IntIdentityNode()
934e12f40bSzhanglinjuan  val debug_int_node = IntIdentityNode()
944e12f40bSzhanglinjuan  val plic_int_node = IntIdentityNode()
954e12f40bSzhanglinjuan
964b40434cSzhanglinjuan  println(s"enableCHI: ${enableCHI}")
970e280184Szhanglinjuan  val l2cache = if (enableL2) {
980e280184Szhanglinjuan    val config = new Config((_, _, _) => {
994b40434cSzhanglinjuan      case L2ParamKey => coreParams.L2CacheParamsOpt.get.copy(
1004daa5bf3SYangyu Chen        hartId = p(XSCoreParamsKey).HartId,
1014e12f40bSzhanglinjuan        FPGAPlatform = debugOpts.FPGAPlatform
1024e12f40bSzhanglinjuan      )
1030e280184Szhanglinjuan      case EnableCHI => p(EnableCHI)
1044b40434cSzhanglinjuan      case BankBitsKey => log2Ceil(coreParams.L2NBanks)
1054daa5bf3SYangyu Chen      case MaxHartIdBits => p(MaxHartIdBits)
106*bb2f3f51STang Haojin      case LogUtilsOptionsKey => p(LogUtilsOptionsKey)
107*bb2f3f51STang Haojin      case PerfCounterOptionsKey => p(PerfCounterOptionsKey)
1080e280184Szhanglinjuan    })
1090e280184Szhanglinjuan    if (enableCHI) Some(LazyModule(new TL2CHICoupledL2()(new Config(config))))
1100e280184Szhanglinjuan    else Some(LazyModule(new TL2TLCoupledL2()(new Config(config))))
1114b40434cSzhanglinjuan  } else None
1124e12f40bSzhanglinjuan  val l2_binder = coreParams.L2CacheParamsOpt.map(_ => BankBinder(coreParams.L2NBanks, 64))
1134e12f40bSzhanglinjuan
1144e12f40bSzhanglinjuan  // =========== Connection ============
1154e12f40bSzhanglinjuan  // l2 to l2_binder, then to memory_port
1160e280184Szhanglinjuan  l2cache match {
1170e280184Szhanglinjuan    case Some(l2) =>
1180e280184Szhanglinjuan      l2_binder.get :*= l2.node :*= xbar_l2_buffer :*= l1_xbar :=* misc_l2_pmu
1190e280184Szhanglinjuan      l2 match {
1200e280184Szhanglinjuan        case l2: TL2TLCoupledL2 =>
1210e280184Szhanglinjuan          memory_port.get := l2_l3_pmu := TLClientsMerger() := TLXbar() :=* l2_binder.get
1220e280184Szhanglinjuan        case l2: TL2CHICoupledL2 =>
1230e280184Szhanglinjuan          l2.managerNode := TLXbar() :=* l2_binder.get
1240e280184Szhanglinjuan          l2.mmioNode := mmio_port
1254e12f40bSzhanglinjuan      }
1264b40434cSzhanglinjuan    case None =>
1274b40434cSzhanglinjuan      memory_port.get := l1_xbar
1284b40434cSzhanglinjuan  }
1294b40434cSzhanglinjuan
1304e12f40bSzhanglinjuan  mmio_xbar := TLBuffer.chainNode(2) := i_mmio_port
1314e12f40bSzhanglinjuan  mmio_xbar := TLBuffer.chainNode(2) := d_mmio_port
1324e12f40bSzhanglinjuan  beu.node := TLBuffer.chainNode(1) := mmio_xbar
1334e12f40bSzhanglinjuan  mmio_port := TLBuffer() := mmio_xbar
1344e12f40bSzhanglinjuan
1354e12f40bSzhanglinjuan  class L2TopImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) {
1364e12f40bSzhanglinjuan    val beu_errors = IO(Input(chiselTypeOf(beu.module.io.errors)))
1374e12f40bSzhanglinjuan    val reset_vector = IO(new Bundle {
1384e12f40bSzhanglinjuan      val fromTile = Input(UInt(PAddrBits.W))
1394e12f40bSzhanglinjuan      val toCore = Output(UInt(PAddrBits.W))
1404e12f40bSzhanglinjuan    })
1414e12f40bSzhanglinjuan    val hartId = IO(new Bundle() {
1424e12f40bSzhanglinjuan      val fromTile = Input(UInt(64.W))
1434e12f40bSzhanglinjuan      val toCore = Output(UInt(64.W))
1444e12f40bSzhanglinjuan    })
1454e12f40bSzhanglinjuan    val cpu_halt = IO(new Bundle() {
1464e12f40bSzhanglinjuan      val fromCore = Input(Bool())
1474e12f40bSzhanglinjuan      val toTile = Output(Bool())
1484e12f40bSzhanglinjuan    })
1494e12f40bSzhanglinjuan    val debugTopDown = IO(new Bundle() {
150aee6a6d1SYanqin Li      val robTrueCommit = Input(UInt(64.W))
1514e12f40bSzhanglinjuan      val robHeadPaddr = Flipped(Valid(UInt(36.W)))
1524e12f40bSzhanglinjuan      val l2MissMatch = Output(Bool())
1534e12f40bSzhanglinjuan    })
1544b40434cSzhanglinjuan    val chi = if (enableCHI) Some(IO(new PortIO)) else None
1554b40434cSzhanglinjuan    val nodeID = if (enableCHI) Some(IO(Input(UInt(NodeIDWidth.W)))) else None
156aee6a6d1SYanqin Li    val l2_tlb_req = IO(new TlbRequestIO(nRespDups = 2))
1570e280184Szhanglinjuan    val l2_hint = IO(ValidIO(new L2ToL1Hint()))
1584e12f40bSzhanglinjuan
1594e12f40bSzhanglinjuan    val resetDelayN = Module(new DelayN(UInt(PAddrBits.W), 5))
1604e12f40bSzhanglinjuan
1614e12f40bSzhanglinjuan    beu.module.io.errors <> beu_errors
1624e12f40bSzhanglinjuan    resetDelayN.io.in := reset_vector.fromTile
1634e12f40bSzhanglinjuan    reset_vector.toCore := resetDelayN.io.out
1644e12f40bSzhanglinjuan    hartId.toCore := hartId.fromTile
1654e12f40bSzhanglinjuan    cpu_halt.toTile := cpu_halt.fromCore
1664e12f40bSzhanglinjuan    dontTouch(hartId)
1674e12f40bSzhanglinjuan    dontTouch(cpu_halt)
16878a8cd25Szhanglinjuan    if (!chi.isEmpty) { dontTouch(chi.get) }
1694e12f40bSzhanglinjuan
1700e280184Szhanglinjuan    if (l2cache.isDefined) {
1710e280184Szhanglinjuan      val l2 = l2cache.get.module
1720e280184Szhanglinjuan      l2_hint := l2.io.l2_hint
1730e280184Szhanglinjuan      l2.io.debugTopDown.robHeadPaddr := DontCare
1740e280184Szhanglinjuan      l2.io.hartId := hartId.fromTile
1750e280184Szhanglinjuan      l2.io.debugTopDown.robHeadPaddr := debugTopDown.robHeadPaddr
1760e280184Szhanglinjuan      l2.io.debugTopDown.robTrueCommit := debugTopDown.robTrueCommit
1770e280184Szhanglinjuan      debugTopDown.l2MissMatch := l2.io.debugTopDown.l2MissMatch
178aee6a6d1SYanqin Li
179aee6a6d1SYanqin Li      /* l2 tlb */
180aee6a6d1SYanqin Li      l2_tlb_req.req.bits := DontCare
1810e280184Szhanglinjuan      l2_tlb_req.req.valid := l2.io.l2_tlb_req.req.valid
1820e280184Szhanglinjuan      l2_tlb_req.resp.ready := l2.io.l2_tlb_req.resp.ready
1830e280184Szhanglinjuan      l2_tlb_req.req.bits.vaddr := l2.io.l2_tlb_req.req.bits.vaddr
1840e280184Szhanglinjuan      l2_tlb_req.req.bits.cmd := l2.io.l2_tlb_req.req.bits.cmd
1850e280184Szhanglinjuan      l2_tlb_req.req.bits.size := l2.io.l2_tlb_req.req.bits.size
1860e280184Szhanglinjuan      l2_tlb_req.req.bits.kill := l2.io.l2_tlb_req.req.bits.kill
1870e280184Szhanglinjuan      l2_tlb_req.req.bits.no_translate := l2.io.l2_tlb_req.req.bits.no_translate
1880e280184Szhanglinjuan      l2_tlb_req.req_kill := l2.io.l2_tlb_req.req_kill
1890e280184Szhanglinjuan      l2.io.l2_tlb_req.resp.valid := l2_tlb_req.resp.valid
1900e280184Szhanglinjuan      l2.io.l2_tlb_req.req.ready := l2_tlb_req.req.ready
1910e280184Szhanglinjuan      l2.io.l2_tlb_req.resp.bits.paddr.head := l2_tlb_req.resp.bits.paddr.head
1920e280184Szhanglinjuan      l2.io.l2_tlb_req.resp.bits.miss := l2_tlb_req.resp.bits.miss
1930e280184Szhanglinjuan      l2.io.l2_tlb_req.resp.bits.excp.head <> l2_tlb_req.resp.bits.excp.head
1944b40434cSzhanglinjuan
1950e280184Szhanglinjuan      l2cache.get match {
1960e280184Szhanglinjuan        case l2cache: TL2CHICoupledL2 =>
1970e280184Szhanglinjuan          val l2 = l2cache.module
1980e280184Szhanglinjuan          l2.io_nodeID := nodeID.get
1990e280184Szhanglinjuan          chi.get <> l2.io_chi
2000e280184Szhanglinjuan        case l2cache: TL2TLCoupledL2 =>
2010e280184Szhanglinjuan      }
2024e12f40bSzhanglinjuan    } else {
2034e12f40bSzhanglinjuan      l2_hint := 0.U.asTypeOf(l2_hint)
2044e12f40bSzhanglinjuan      debugTopDown <> DontCare
205aee6a6d1SYanqin Li
206aee6a6d1SYanqin Li      l2_tlb_req.req.valid := false.B
207aee6a6d1SYanqin Li      l2_tlb_req.req.bits := DontCare
208aee6a6d1SYanqin Li      l2_tlb_req.req_kill := DontCare
209aee6a6d1SYanqin Li      l2_tlb_req.resp.ready := true.B
2104e12f40bSzhanglinjuan    }
2114e12f40bSzhanglinjuan  }
2124e12f40bSzhanglinjuan
2134e12f40bSzhanglinjuan  lazy val module = new L2TopImp(this)
2144e12f40bSzhanglinjuan}
215