14e12f40bSzhanglinjuan/*************************************************************************************** 24e12f40bSzhanglinjuan * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 34e12f40bSzhanglinjuan * Copyright (c) 2020-2021 Peng Cheng Laboratory 44e12f40bSzhanglinjuan * 54e12f40bSzhanglinjuan * XiangShan is licensed under Mulan PSL v2. 64e12f40bSzhanglinjuan * You can use this software according to the terms and conditions of the Mulan PSL v2. 74e12f40bSzhanglinjuan * You may obtain a copy of Mulan PSL v2 at: 84e12f40bSzhanglinjuan * http://license.coscl.org.cn/MulanPSL2 94e12f40bSzhanglinjuan * 104e12f40bSzhanglinjuan * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 114e12f40bSzhanglinjuan * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 124e12f40bSzhanglinjuan * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 134e12f40bSzhanglinjuan * 144e12f40bSzhanglinjuan * See the Mulan PSL v2 for more details. 154e12f40bSzhanglinjuan ***************************************************************************************/ 164e12f40bSzhanglinjuan 174e12f40bSzhanglinjuanpackage xiangshan 184e12f40bSzhanglinjuan 194e12f40bSzhanglinjuanimport chisel3._ 204b40434cSzhanglinjuanimport chisel3.util._ 214e12f40bSzhanglinjuanimport org.chipsalliance.cde.config._ 224e12f40bSzhanglinjuanimport chisel3.util.{Valid, ValidIO} 234a699e27Szhanglinjuanimport freechips.rocketchip.devices.debug.DebugModuleKey 244e12f40bSzhanglinjuanimport freechips.rocketchip.diplomacy._ 254e12f40bSzhanglinjuanimport freechips.rocketchip.interrupts._ 264daa5bf3SYangyu Chenimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, BusErrors, MaxHartIdBits} 274e12f40bSzhanglinjuanimport freechips.rocketchip.tilelink._ 28881e32f5SZifei Zhangimport coupledL2.{EnableCHI, L2ParamKey, PrefetchCtrlFromCore} 294b40434cSzhanglinjuanimport coupledL2.tl2tl.TL2TLCoupledL2 30881e32f5SZifei Zhangimport coupledL2.tl2chi.{CHIIssue, PortIO, TL2CHICoupledL2} 314b40434cSzhanglinjuanimport huancun.BankBitsKey 3277733a7bSYanqin Liimport system.HasSoCParameter 334e12f40bSzhanglinjuanimport top.BusPerfMonitor 34bb2f3f51STang Haojinimport utility._ 35602aa9f1Scz4eimport utility.sram.SramMbistBundle 36aee6a6d1SYanqin Liimport xiangshan.cache.mmu.TlbRequestIO 370d3835a5SYanqin Liimport xiangshan.backend.fu.PMPRespBundle 383ad9f3ddSchengguanghuiimport xiangshan.backend.trace.{Itype, TraceCoreInterface} 394e12f40bSzhanglinjuan 404e12f40bSzhanglinjuanclass L1BusErrorUnitInfo(implicit val p: Parameters) extends Bundle with HasSoCParameter { 414e12f40bSzhanglinjuan val ecc_error = Valid(UInt(soc.PAddrBits.W)) 424e12f40bSzhanglinjuan} 434e12f40bSzhanglinjuan 444e12f40bSzhanglinjuanclass XSL1BusErrors()(implicit val p: Parameters) extends BusErrors { 454e12f40bSzhanglinjuan val icache = new L1BusErrorUnitInfo 464e12f40bSzhanglinjuan val dcache = new L1BusErrorUnitInfo 474e12f40bSzhanglinjuan val l2 = new L1BusErrorUnitInfo 484e12f40bSzhanglinjuan 494e12f40bSzhanglinjuan override def toErrorList: List[Option[(ValidIO[UInt], String, String)]] = 504e12f40bSzhanglinjuan List( 514e12f40bSzhanglinjuan Some(icache.ecc_error, "I_ECC", "Icache ecc error"), 524e12f40bSzhanglinjuan Some(dcache.ecc_error, "D_ECC", "Dcache ecc error"), 534e12f40bSzhanglinjuan Some(l2.ecc_error, "L2_ECC", "L2Cache ecc error") 544e12f40bSzhanglinjuan ) 554e12f40bSzhanglinjuan} 564e12f40bSzhanglinjuan 574e12f40bSzhanglinjuan/** 584e12f40bSzhanglinjuan * L2Top contains everything between Core and XSTile-IO 594e12f40bSzhanglinjuan */ 60233f2ad0Szhanglinjuanclass L2TopInlined()(implicit p: Parameters) extends LazyModule 614e12f40bSzhanglinjuan with HasXSParameter 624e12f40bSzhanglinjuan with HasSoCParameter 634e12f40bSzhanglinjuan{ 64233f2ad0Szhanglinjuan override def shouldBeInlined: Boolean = true 65233f2ad0Szhanglinjuan 664e12f40bSzhanglinjuan def chainBuffer(depth: Int, n: String): (Seq[LazyModule], TLNode) = { 674e12f40bSzhanglinjuan val buffers = Seq.fill(depth){ LazyModule(new TLBuffer()) } 684e12f40bSzhanglinjuan buffers.zipWithIndex.foreach{ case (b, i) => { 694e12f40bSzhanglinjuan b.suggestName(s"${n}_${i}") 704e12f40bSzhanglinjuan }} 714e12f40bSzhanglinjuan val node = buffers.map(_.node.asInstanceOf[TLNode]).reduce(_ :*=* _) 724e12f40bSzhanglinjuan (buffers, node) 734e12f40bSzhanglinjuan } 744b40434cSzhanglinjuan val enableL2 = coreParams.L2CacheParamsOpt.isDefined 754e12f40bSzhanglinjuan // =========== Components ============ 764e12f40bSzhanglinjuan val l1_xbar = TLXbar() 774e12f40bSzhanglinjuan val mmio_xbar = TLXbar() 784e12f40bSzhanglinjuan val mmio_port = TLIdentityNode() // to L3 794b40434cSzhanglinjuan val memory_port = if (enableCHI && enableL2) None else Some(TLIdentityNode()) 804e12f40bSzhanglinjuan val beu = LazyModule(new BusErrorUnit( 81bbe4506dSTang Haojin new XSL1BusErrors(), 82bbe4506dSTang Haojin BusErrorUnitParams(soc.BEURange.base, soc.BEURange.mask.toInt + 1) 834e12f40bSzhanglinjuan )) 844e12f40bSzhanglinjuan 854e12f40bSzhanglinjuan val i_mmio_port = TLTempNode() 864e12f40bSzhanglinjuan val d_mmio_port = TLTempNode() 874a699e27Szhanglinjuan val icachectrl_port_opt = Option.when(icacheParameters.cacheCtrlAddressOpt.nonEmpty)(TLTempNode()) 8816ae9ddcSTang Haojin val sep_tl_port_opt = Option.when(SeperateTLBus)(TLTempNode()) 894e12f40bSzhanglinjuan 904e12f40bSzhanglinjuan val misc_l2_pmu = BusPerfMonitor(name = "Misc_L2", enable = !debugOpts.FPGAPlatform) // l1D & l1I & PTW 9178a8cd25Szhanglinjuan val l2_l3_pmu = BusPerfMonitor(name = "L2_L3", enable = !debugOpts.FPGAPlatform && !enableCHI, stat_latency = true) 92c20095f4SChen Xi val xbar_l2_buffer = TLBuffer() 934e12f40bSzhanglinjuan 944e12f40bSzhanglinjuan val enbale_tllog = !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB 954e12f40bSzhanglinjuan val l1d_logger = TLLogger(s"L2_L1D_${coreParams.HartId}", enbale_tllog) 964e12f40bSzhanglinjuan val l1i_logger = TLLogger(s"L2_L1I_${coreParams.HartId}", enbale_tllog) 974e12f40bSzhanglinjuan val ptw_logger = TLLogger(s"L2_PTW_${coreParams.HartId}", enbale_tllog) 98c20095f4SChen Xi val ptw_to_l2_buffer = LazyModule(new TLBuffer) 99c20095f4SChen Xi val i_mmio_buffer = LazyModule(new TLBuffer) 1004e12f40bSzhanglinjuan 1014e12f40bSzhanglinjuan val clint_int_node = IntIdentityNode() 1024e12f40bSzhanglinjuan val debug_int_node = IntIdentityNode() 1034e12f40bSzhanglinjuan val plic_int_node = IntIdentityNode() 1048bc90631SZehao Liu val nmi_int_node = IntIdentityNode() 10576cb49abScz4e val beu_local_int_source = IntSourceNode(IntSourcePortSimple()) 1064e12f40bSzhanglinjuan 1074b40434cSzhanglinjuan println(s"enableCHI: ${enableCHI}") 1080e280184Szhanglinjuan val l2cache = if (enableL2) { 1090e280184Szhanglinjuan val config = new Config((_, _, _) => { 1104b40434cSzhanglinjuan case L2ParamKey => coreParams.L2CacheParamsOpt.get.copy( 1114daa5bf3SYangyu Chen hartId = p(XSCoreParamsKey).HartId, 1124b2c87baS梁森 Liang Sen FPGAPlatform = debugOpts.FPGAPlatform, 1134b2c87baS梁森 Liang Sen hasMbist = hasMbist 1144e12f40bSzhanglinjuan ) 1150e280184Szhanglinjuan case EnableCHI => p(EnableCHI) 1161fc8b877Szhanglinjuan case CHIIssue => p(CHIIssue) 1174b40434cSzhanglinjuan case BankBitsKey => log2Ceil(coreParams.L2NBanks) 1184daa5bf3SYangyu Chen case MaxHartIdBits => p(MaxHartIdBits) 119bb2f3f51STang Haojin case LogUtilsOptionsKey => p(LogUtilsOptionsKey) 120bb2f3f51STang Haojin case PerfCounterOptionsKey => p(PerfCounterOptionsKey) 1210e280184Szhanglinjuan }) 1220e280184Szhanglinjuan if (enableCHI) Some(LazyModule(new TL2CHICoupledL2()(new Config(config)))) 1230e280184Szhanglinjuan else Some(LazyModule(new TL2TLCoupledL2()(new Config(config)))) 1244b40434cSzhanglinjuan } else None 1254e12f40bSzhanglinjuan val l2_binder = coreParams.L2CacheParamsOpt.map(_ => BankBinder(coreParams.L2NBanks, 64)) 1264e12f40bSzhanglinjuan 1274e12f40bSzhanglinjuan // =========== Connection ============ 1284e12f40bSzhanglinjuan // l2 to l2_binder, then to memory_port 1290e280184Szhanglinjuan l2cache match { 1300e280184Szhanglinjuan case Some(l2) => 1310e280184Szhanglinjuan l2_binder.get :*= l2.node :*= xbar_l2_buffer :*= l1_xbar :=* misc_l2_pmu 1320e280184Szhanglinjuan l2 match { 1330e280184Szhanglinjuan case l2: TL2TLCoupledL2 => 1340e280184Szhanglinjuan memory_port.get := l2_l3_pmu := TLClientsMerger() := TLXbar() :=* l2_binder.get 1350e280184Szhanglinjuan case l2: TL2CHICoupledL2 => 1360e280184Szhanglinjuan l2.managerNode := TLXbar() :=* l2_binder.get 1370e280184Szhanglinjuan l2.mmioNode := mmio_port 1384e12f40bSzhanglinjuan } 1394b40434cSzhanglinjuan case None => 1404b40434cSzhanglinjuan memory_port.get := l1_xbar 1414b40434cSzhanglinjuan } 1424b40434cSzhanglinjuan 1434e12f40bSzhanglinjuan mmio_xbar := TLBuffer.chainNode(2) := i_mmio_port 1444e12f40bSzhanglinjuan mmio_xbar := TLBuffer.chainNode(2) := d_mmio_port 1454e12f40bSzhanglinjuan beu.node := TLBuffer.chainNode(1) := mmio_xbar 1466c106319Sxu_zh if (icacheParameters.cacheCtrlAddressOpt.nonEmpty) { 1476c106319Sxu_zh icachectrl_port_opt.get := TLBuffer.chainNode(1) := mmio_xbar 14872dab974Scz4e } 14916ae9ddcSTang Haojin if (SeperateTLBus) { 15016ae9ddcSTang Haojin sep_tl_port_opt.get := TLBuffer.chainNode(1) := mmio_xbar 1514a699e27Szhanglinjuan } 1526c106319Sxu_zh 1536c106319Sxu_zh // filter out in-core addresses before sent to mmio_port 1546c106319Sxu_zh // Option[AddressSet] ++ Option[AddressSet] => List[AddressSet] 155f4865735SGuanghui Cheng private def cacheAddressSet: Seq[AddressSet] = (icacheParameters.cacheCtrlAddressOpt ++ dcacheParameters.cacheCtrlAddressOpt).toSeq 15616ae9ddcSTang Haojin private def mmioFilters = if(SeperateTLBus) (SeperateTLBusRanges ++ cacheAddressSet) else cacheAddressSet 1576c106319Sxu_zh mmio_port := 1586c106319Sxu_zh TLFilter(TLFilter.mSubtract(mmioFilters)) := 1596c106319Sxu_zh TLBuffer() := 1606c106319Sxu_zh mmio_xbar 1616c106319Sxu_zh 162233f2ad0Szhanglinjuan class Imp(wrapper: LazyModule) extends LazyModuleImp(wrapper) { 163233f2ad0Szhanglinjuan val io = IO(new Bundle { 164233f2ad0Szhanglinjuan val beu_errors = Input(chiselTypeOf(beu.module.io.errors)) 165233f2ad0Szhanglinjuan val reset_vector = new Bundle { 1664e12f40bSzhanglinjuan val fromTile = Input(UInt(PAddrBits.W)) 1674e12f40bSzhanglinjuan val toCore = Output(UInt(PAddrBits.W)) 168233f2ad0Szhanglinjuan } 169233f2ad0Szhanglinjuan val hartId = new Bundle() { 1704e12f40bSzhanglinjuan val fromTile = Input(UInt(64.W)) 1714e12f40bSzhanglinjuan val toCore = Output(UInt(64.W)) 172233f2ad0Szhanglinjuan } 173bb42dd89Szhanglinjuan val msiInfo = new Bundle() { 174*8cfc24b2STang Haojin val fromTile = Input(ValidIO(UInt(soc.IMSICParams.MSI_INFO_WIDTH.W))) 175*8cfc24b2STang Haojin val toCore = Output(ValidIO(UInt(soc.IMSICParams.MSI_INFO_WIDTH.W))) 176*8cfc24b2STang Haojin } 177*8cfc24b2STang Haojin val msiAck = new Bundle { 178*8cfc24b2STang Haojin val fromCore = Input(Bool()) 179*8cfc24b2STang Haojin val toTile = Output(Bool()) 180bb42dd89Szhanglinjuan } 181233f2ad0Szhanglinjuan val cpu_halt = new Bundle() { 1824e12f40bSzhanglinjuan val fromCore = Input(Bool()) 1834e12f40bSzhanglinjuan val toTile = Output(Bool()) 184233f2ad0Szhanglinjuan } 18585a8d7caSZehao Liu val cpu_critical_error = new Bundle() { 18685a8d7caSZehao Liu val fromCore = Input(Bool()) 18785a8d7caSZehao Liu val toTile = Output(Bool()) 18885a8d7caSZehao Liu } 189233f2ad0Szhanglinjuan val hartIsInReset = new Bundle() { 190233f2ad0Szhanglinjuan val resetInFrontend = Input(Bool()) 191233f2ad0Szhanglinjuan val toTile = Output(Bool()) 192233f2ad0Szhanglinjuan } 193d288919fSchengguanghui val traceCoreInterface = new Bundle{ 194d288919fSchengguanghui val fromCore = Flipped(new TraceCoreInterface) 195d288919fSchengguanghui val toTile = new TraceCoreInterface 196d288919fSchengguanghui } 197233f2ad0Szhanglinjuan val debugTopDown = new Bundle() { 198aee6a6d1SYanqin Li val robTrueCommit = Input(UInt(64.W)) 1994e12f40bSzhanglinjuan val robHeadPaddr = Flipped(Valid(UInt(36.W))) 2004e12f40bSzhanglinjuan val l2MissMatch = Output(Bool()) 201233f2ad0Szhanglinjuan } 202e836c770SZhaoyang You val l2Miss = Output(Bool()) 203e836c770SZhaoyang You val l3Miss = new Bundle { 204e836c770SZhaoyang You val fromTile = Input(Bool()) 205e836c770SZhaoyang You val toCore = Output(Bool()) 206e836c770SZhaoyang You } 207bb42dd89Szhanglinjuan val clintTime = new Bundle { 208bb42dd89Szhanglinjuan val fromTile = Input(ValidIO(UInt(64.W))) 209bb42dd89Szhanglinjuan val toCore = Output(ValidIO(UInt(64.W))) 210bb42dd89Szhanglinjuan } 211233f2ad0Szhanglinjuan val chi = if (enableCHI) Some(new PortIO) else None 212233f2ad0Szhanglinjuan val nodeID = if (enableCHI) Some(Input(UInt(NodeIDWidth.W))) else None 213881e32f5SZifei Zhang val pfCtrlFromCore = Input(new PrefetchCtrlFromCore) 214233f2ad0Szhanglinjuan val l2_tlb_req = new TlbRequestIO(nRespDups = 2) 215233f2ad0Szhanglinjuan val l2_pmp_resp = Flipped(new PMPRespBundle) 216233f2ad0Szhanglinjuan val l2_hint = ValidIO(new L2ToL1Hint()) 2178bb30a57SJiru Sun val perfEvents = Output(Vec(numPCntHc * coreParams.L2NBanks + 1, new PerfEvent)) 2184d7fbe77Syulightenyu val l2_flush_en = Option.when(EnablePowerDown) (Input(Bool())) 2194d7fbe77Syulightenyu val l2_flush_done = Option.when(EnablePowerDown) (Output(Bool())) 220602aa9f1Scz4e val sramTestIn = new Bundle() { 221602aa9f1Scz4e val mbist = Option.when(hasMbist)(Input(new SramMbistBundle)) 222602aa9f1Scz4e val mbistReset = Option.when(hasMbist)(Input(new DFTResetSignals())) 223602aa9f1Scz4e val sramCtl = Option.when(hasSramCtl)(Input(UInt(64.W))) 224602aa9f1Scz4e } 225602aa9f1Scz4e val sramTestOut = new Bundle() { 226602aa9f1Scz4e val mbist = Option.when(hasMbist)(Output(new SramMbistBundle)) 227602aa9f1Scz4e val mbistReset = Option.when(hasMbist)(Output(new DFTResetSignals())) 228602aa9f1Scz4e val sramCtl = Option.when(hasSramCtl)(Output(UInt(64.W))) 229602aa9f1Scz4e } 230233f2ad0Szhanglinjuan // val reset_core = IO(Output(Reset())) 2314e12f40bSzhanglinjuan }) 232602aa9f1Scz4e io.sramTestOut.mbist.zip(io.sramTestIn.mbist).foreach({case(a, b) => a := b}) 233602aa9f1Scz4e io.sramTestOut.mbistReset.zip(io.sramTestIn.mbistReset).foreach({case(a, b) => a := b}) 234602aa9f1Scz4e io.sramTestOut.sramCtl.zip(io.sramTestIn.sramCtl).foreach({case(a, b) => a := b}) 2354e12f40bSzhanglinjuan 2364e12f40bSzhanglinjuan val resetDelayN = Module(new DelayN(UInt(PAddrBits.W), 5)) 2374e12f40bSzhanglinjuan 23876cb49abScz4e val (beu_int_out, _) = beu_local_int_source.out(0) 23976cb49abScz4e beu_int_out(0) := beu.module.io.interrupt 24076cb49abScz4e 2414aa305e9SMa-YX beu.module.io.errors.icache := io.beu_errors.icache 2424aa305e9SMa-YX beu.module.io.errors.dcache := io.beu_errors.dcache 243233f2ad0Szhanglinjuan resetDelayN.io.in := io.reset_vector.fromTile 244233f2ad0Szhanglinjuan io.reset_vector.toCore := resetDelayN.io.out 245233f2ad0Szhanglinjuan io.hartId.toCore := io.hartId.fromTile 246bb42dd89Szhanglinjuan io.msiInfo.toCore := io.msiInfo.fromTile 247233f2ad0Szhanglinjuan io.cpu_halt.toTile := io.cpu_halt.fromCore 24885a8d7caSZehao Liu io.cpu_critical_error.toTile := io.cpu_critical_error.fromCore 249*8cfc24b2STang Haojin io.msiAck.toTile := io.msiAck.fromCore 250e836c770SZhaoyang You io.l3Miss.toCore := io.l3Miss.fromTile 251bb42dd89Szhanglinjuan io.clintTime.toCore := io.clintTime.fromTile 2523ad9f3ddSchengguanghui // trace interface 2533ad9f3ddSchengguanghui val traceToTile = io.traceCoreInterface.toTile 2543ad9f3ddSchengguanghui val traceFromCore = io.traceCoreInterface.fromCore 2553ad9f3ddSchengguanghui traceFromCore.fromEncoder := RegNext(traceToTile.fromEncoder) 2563ad9f3ddSchengguanghui traceToTile.toEncoder.trap := RegEnable( 2573ad9f3ddSchengguanghui traceFromCore.toEncoder.trap, 2583ad9f3ddSchengguanghui traceFromCore.toEncoder.groups(0).valid && Itype.isTrap(traceFromCore.toEncoder.groups(0).bits.itype) 2593ad9f3ddSchengguanghui ) 2603ad9f3ddSchengguanghui traceToTile.toEncoder.priv := RegEnable( 2613ad9f3ddSchengguanghui traceFromCore.toEncoder.priv, 2623ad9f3ddSchengguanghui traceFromCore.toEncoder.groups(0).valid 2633ad9f3ddSchengguanghui ) 2643ad9f3ddSchengguanghui (0 until TraceGroupNum).foreach{ i => 2653ad9f3ddSchengguanghui traceToTile.toEncoder.groups(i).valid := RegNext(traceFromCore.toEncoder.groups(i).valid) 2663ad9f3ddSchengguanghui traceToTile.toEncoder.groups(i).bits.iretire := RegNext(traceFromCore.toEncoder.groups(i).bits.iretire) 2673ad9f3ddSchengguanghui traceToTile.toEncoder.groups(i).bits.itype := RegNext(traceFromCore.toEncoder.groups(i).bits.itype) 2683ad9f3ddSchengguanghui traceToTile.toEncoder.groups(i).bits.ilastsize := RegEnable( 2693ad9f3ddSchengguanghui traceFromCore.toEncoder.groups(i).bits.ilastsize, 2703ad9f3ddSchengguanghui traceFromCore.toEncoder.groups(i).valid 2713ad9f3ddSchengguanghui ) 2723ad9f3ddSchengguanghui traceToTile.toEncoder.groups(i).bits.iaddr := RegEnable( 2733ad9f3ddSchengguanghui traceFromCore.toEncoder.groups(i).bits.iaddr, 2743ad9f3ddSchengguanghui traceFromCore.toEncoder.groups(i).valid 2753ad9f3ddSchengguanghui ) 2763ad9f3ddSchengguanghui } 2773ad9f3ddSchengguanghui 278233f2ad0Szhanglinjuan dontTouch(io.hartId) 279233f2ad0Szhanglinjuan dontTouch(io.cpu_halt) 28085a8d7caSZehao Liu dontTouch(io.cpu_critical_error) 281233f2ad0Szhanglinjuan if (!io.chi.isEmpty) { dontTouch(io.chi.get) } 282233f2ad0Szhanglinjuan 283233f2ad0Szhanglinjuan val hartIsInReset = RegInit(true.B) 284233f2ad0Szhanglinjuan hartIsInReset := io.hartIsInReset.resetInFrontend || reset.asBool 285233f2ad0Szhanglinjuan io.hartIsInReset.toTile := hartIsInReset 2864e12f40bSzhanglinjuan 2870e280184Szhanglinjuan if (l2cache.isDefined) { 2880e280184Szhanglinjuan val l2 = l2cache.get.module 289881e32f5SZifei Zhang 290881e32f5SZifei Zhang l2.io.pfCtrlFromCore := io.pfCtrlFromCore 29142cb6426STang Haojin l2.io.sramTest := io.sramTestIn 292233f2ad0Szhanglinjuan io.l2_hint := l2.io.l2_hint 2930e280184Szhanglinjuan l2.io.debugTopDown.robHeadPaddr := DontCare 294233f2ad0Szhanglinjuan l2.io.hartId := io.hartId.fromTile 295233f2ad0Szhanglinjuan l2.io.debugTopDown.robHeadPaddr := io.debugTopDown.robHeadPaddr 296233f2ad0Szhanglinjuan l2.io.debugTopDown.robTrueCommit := io.debugTopDown.robTrueCommit 297233f2ad0Szhanglinjuan io.debugTopDown.l2MissMatch := l2.io.debugTopDown.l2MissMatch 298e836c770SZhaoyang You io.l2Miss := l2.io.l2Miss 2994d7fbe77Syulightenyu io.l2_flush_done.foreach { _ := l2.io.l2FlushDone.getOrElse(false.B) } 3004d7fbe77Syulightenyu l2.io.l2Flush.foreach { _ := io.l2_flush_en.getOrElse(false.B) } 301aee6a6d1SYanqin Li 302aee6a6d1SYanqin Li /* l2 tlb */ 303233f2ad0Szhanglinjuan io.l2_tlb_req.req.bits := DontCare 304233f2ad0Szhanglinjuan io.l2_tlb_req.req.valid := l2.io.l2_tlb_req.req.valid 305233f2ad0Szhanglinjuan io.l2_tlb_req.resp.ready := l2.io.l2_tlb_req.resp.ready 306233f2ad0Szhanglinjuan io.l2_tlb_req.req.bits.vaddr := l2.io.l2_tlb_req.req.bits.vaddr 307233f2ad0Szhanglinjuan io.l2_tlb_req.req.bits.cmd := l2.io.l2_tlb_req.req.bits.cmd 308233f2ad0Szhanglinjuan io.l2_tlb_req.req.bits.size := l2.io.l2_tlb_req.req.bits.size 309233f2ad0Szhanglinjuan io.l2_tlb_req.req.bits.kill := l2.io.l2_tlb_req.req.bits.kill 310233f2ad0Szhanglinjuan io.l2_tlb_req.req.bits.no_translate := l2.io.l2_tlb_req.req.bits.no_translate 311233f2ad0Szhanglinjuan io.l2_tlb_req.req_kill := l2.io.l2_tlb_req.req_kill 3128bb30a57SJiru Sun io.perfEvents := l2.io_perf 3138bb30a57SJiru Sun 3148bb30a57SJiru Sun val allPerfEvents = l2.getPerfEvents 3158bb30a57SJiru Sun if (printEventCoding) { 3168bb30a57SJiru Sun for (((name, inc), i) <- allPerfEvents.zipWithIndex) { 3178bb30a57SJiru Sun println("L2 Cache perfEvents Set", name, inc, i) 3188bb30a57SJiru Sun } 3198bb30a57SJiru Sun } 3208bb30a57SJiru Sun 321233f2ad0Szhanglinjuan l2.io.l2_tlb_req.resp.valid := io.l2_tlb_req.resp.valid 322233f2ad0Szhanglinjuan l2.io.l2_tlb_req.req.ready := io.l2_tlb_req.req.ready 323233f2ad0Szhanglinjuan l2.io.l2_tlb_req.resp.bits.paddr.head := io.l2_tlb_req.resp.bits.paddr.head 324233f2ad0Szhanglinjuan l2.io.l2_tlb_req.resp.bits.pbmt := io.l2_tlb_req.resp.bits.pbmt.head 325233f2ad0Szhanglinjuan l2.io.l2_tlb_req.resp.bits.miss := io.l2_tlb_req.resp.bits.miss 32646e9ee74SHaoyuan Feng l2.io.l2_tlb_req.resp.bits.excp.head.gpf := io.l2_tlb_req.resp.bits.excp.head.gpf 32746e9ee74SHaoyuan Feng l2.io.l2_tlb_req.resp.bits.excp.head.pf := io.l2_tlb_req.resp.bits.excp.head.pf 32846e9ee74SHaoyuan Feng l2.io.l2_tlb_req.resp.bits.excp.head.af := io.l2_tlb_req.resp.bits.excp.head.af 329233f2ad0Szhanglinjuan l2.io.l2_tlb_req.pmp_resp.ld := io.l2_pmp_resp.ld 330233f2ad0Szhanglinjuan l2.io.l2_tlb_req.pmp_resp.st := io.l2_pmp_resp.st 331233f2ad0Szhanglinjuan l2.io.l2_tlb_req.pmp_resp.instr := io.l2_pmp_resp.instr 332233f2ad0Szhanglinjuan l2.io.l2_tlb_req.pmp_resp.mmio := io.l2_pmp_resp.mmio 333233f2ad0Szhanglinjuan l2.io.l2_tlb_req.pmp_resp.atomic := io.l2_pmp_resp.atomic 3340e280184Szhanglinjuan l2cache.get match { 3350e280184Szhanglinjuan case l2cache: TL2CHICoupledL2 => 3360e280184Szhanglinjuan val l2 = l2cache.module 337233f2ad0Szhanglinjuan l2.io_nodeID := io.nodeID.get 338233f2ad0Szhanglinjuan io.chi.get <> l2.io_chi 33938136347Syulightenyu l2.io_cpu_halt.foreach { _:= io.cpu_halt.fromCore } 3400e280184Szhanglinjuan case l2cache: TL2TLCoupledL2 => 3410e280184Szhanglinjuan } 3424aa305e9SMa-YX 3434aa305e9SMa-YX beu.module.io.errors.l2.ecc_error.valid := l2.io.error.valid 3444aa305e9SMa-YX beu.module.io.errors.l2.ecc_error.bits := l2.io.error.address 3454e12f40bSzhanglinjuan } else { 346233f2ad0Szhanglinjuan io.l2_hint := 0.U.asTypeOf(io.l2_hint) 347233f2ad0Szhanglinjuan io.debugTopDown <> DontCare 348e836c770SZhaoyang You io.l2Miss := false.B 349aee6a6d1SYanqin Li 350233f2ad0Szhanglinjuan io.l2_tlb_req.req.valid := false.B 351233f2ad0Szhanglinjuan io.l2_tlb_req.req.bits := DontCare 352233f2ad0Szhanglinjuan io.l2_tlb_req.req_kill := DontCare 353233f2ad0Szhanglinjuan io.l2_tlb_req.resp.ready := true.B 3548bb30a57SJiru Sun io.perfEvents := DontCare 3554aa305e9SMa-YX 3564aa305e9SMa-YX beu.module.io.errors.l2 := 0.U.asTypeOf(beu.module.io.errors.l2) 357233f2ad0Szhanglinjuan } 3584e12f40bSzhanglinjuan } 359f55cdaabSzhanglinjuan 360233f2ad0Szhanglinjuan lazy val module = new Imp(this) 361233f2ad0Szhanglinjuan} 362233f2ad0Szhanglinjuan 363233f2ad0Szhanglinjuanclass L2Top()(implicit p: Parameters) extends LazyModule 364233f2ad0Szhanglinjuan with HasXSParameter 365233f2ad0Szhanglinjuan with HasSoCParameter { 366233f2ad0Szhanglinjuan 367233f2ad0Szhanglinjuan override def shouldBeInlined: Boolean = false 368233f2ad0Szhanglinjuan 369233f2ad0Szhanglinjuan val inner = LazyModule(new L2TopInlined()) 370233f2ad0Szhanglinjuan 371233f2ad0Szhanglinjuan class Imp(wrapper: LazyModule) extends LazyModuleImp(wrapper) { 372233f2ad0Szhanglinjuan val io = IO(inner.module.io.cloneType) 373233f2ad0Szhanglinjuan val reset_core = IO(Output(Reset())) 374233f2ad0Szhanglinjuan io <> inner.module.io 375233f2ad0Szhanglinjuan 376f55cdaabSzhanglinjuan if (debugOpts.ResetGen) { 377233f2ad0Szhanglinjuan ResetGen(ResetGenNode(Seq( 378233f2ad0Szhanglinjuan CellNode(reset_core), 379233f2ad0Szhanglinjuan ModuleNode(inner.module) 380602aa9f1Scz4e )), reset, sim = false, io.sramTestIn.mbistReset) 381f55cdaabSzhanglinjuan } else { 382f55cdaabSzhanglinjuan reset_core := DontCare 383f55cdaabSzhanglinjuan } 3844e12f40bSzhanglinjuan } 3854e12f40bSzhanglinjuan 386233f2ad0Szhanglinjuan lazy val module = new Imp(this) 3874e12f40bSzhanglinjuan} 388