xref: /XiangShan/src/main/scala/xiangshan/L2Top.scala (revision 529b1cfdb56763d8c094232c4acac6d4a784b64f)
14e12f40bSzhanglinjuan/***************************************************************************************
24e12f40bSzhanglinjuan  * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
34e12f40bSzhanglinjuan  * Copyright (c) 2020-2021 Peng Cheng Laboratory
44e12f40bSzhanglinjuan  *
54e12f40bSzhanglinjuan  * XiangShan is licensed under Mulan PSL v2.
64e12f40bSzhanglinjuan  * You can use this software according to the terms and conditions of the Mulan PSL v2.
74e12f40bSzhanglinjuan  * You may obtain a copy of Mulan PSL v2 at:
84e12f40bSzhanglinjuan  *          http://license.coscl.org.cn/MulanPSL2
94e12f40bSzhanglinjuan  *
104e12f40bSzhanglinjuan  * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
114e12f40bSzhanglinjuan  * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
124e12f40bSzhanglinjuan  * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
134e12f40bSzhanglinjuan  *
144e12f40bSzhanglinjuan  * See the Mulan PSL v2 for more details.
154e12f40bSzhanglinjuan  ***************************************************************************************/
164e12f40bSzhanglinjuan
174e12f40bSzhanglinjuanpackage xiangshan
184e12f40bSzhanglinjuan
194e12f40bSzhanglinjuanimport chisel3._
204b40434cSzhanglinjuanimport chisel3.util._
214e12f40bSzhanglinjuanimport org.chipsalliance.cde.config._
224e12f40bSzhanglinjuanimport chisel3.util.{Valid, ValidIO}
234a699e27Szhanglinjuanimport freechips.rocketchip.devices.debug.DebugModuleKey
244e12f40bSzhanglinjuanimport freechips.rocketchip.diplomacy._
254e12f40bSzhanglinjuanimport freechips.rocketchip.interrupts._
264daa5bf3SYangyu Chenimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, BusErrors, MaxHartIdBits}
274e12f40bSzhanglinjuanimport freechips.rocketchip.tilelink._
28*529b1cfdSTang Haojinimport device.MsiInfoBundle
29881e32f5SZifei Zhangimport coupledL2.{EnableCHI, L2ParamKey, PrefetchCtrlFromCore}
304b40434cSzhanglinjuanimport coupledL2.tl2tl.TL2TLCoupledL2
31881e32f5SZifei Zhangimport coupledL2.tl2chi.{CHIIssue, PortIO, TL2CHICoupledL2}
324b40434cSzhanglinjuanimport huancun.BankBitsKey
3377733a7bSYanqin Liimport system.HasSoCParameter
344e12f40bSzhanglinjuanimport top.BusPerfMonitor
35bb2f3f51STang Haojinimport utility._
36aee6a6d1SYanqin Liimport xiangshan.cache.mmu.TlbRequestIO
370d3835a5SYanqin Liimport xiangshan.backend.fu.PMPRespBundle
383ad9f3ddSchengguanghuiimport xiangshan.backend.trace.{Itype, TraceCoreInterface}
394b2c87baS梁森 Liang Senimport utility.sram.SramBroadcastBundle
404e12f40bSzhanglinjuan
414e12f40bSzhanglinjuanclass L1BusErrorUnitInfo(implicit val p: Parameters) extends Bundle with HasSoCParameter {
424e12f40bSzhanglinjuan  val ecc_error = Valid(UInt(soc.PAddrBits.W))
434e12f40bSzhanglinjuan}
444e12f40bSzhanglinjuan
454e12f40bSzhanglinjuanclass XSL1BusErrors()(implicit val p: Parameters) extends BusErrors {
464e12f40bSzhanglinjuan  val icache = new L1BusErrorUnitInfo
474e12f40bSzhanglinjuan  val dcache = new L1BusErrorUnitInfo
484e12f40bSzhanglinjuan  val l2 = new L1BusErrorUnitInfo
494e12f40bSzhanglinjuan
504e12f40bSzhanglinjuan  override def toErrorList: List[Option[(ValidIO[UInt], String, String)]] =
514e12f40bSzhanglinjuan    List(
524e12f40bSzhanglinjuan      Some(icache.ecc_error, "I_ECC", "Icache ecc error"),
534e12f40bSzhanglinjuan      Some(dcache.ecc_error, "D_ECC", "Dcache ecc error"),
544e12f40bSzhanglinjuan      Some(l2.ecc_error, "L2_ECC", "L2Cache ecc error")
554e12f40bSzhanglinjuan    )
564e12f40bSzhanglinjuan}
574e12f40bSzhanglinjuan
584e12f40bSzhanglinjuan/**
594e12f40bSzhanglinjuan  *   L2Top contains everything between Core and XSTile-IO
604e12f40bSzhanglinjuan  */
61233f2ad0Szhanglinjuanclass L2TopInlined()(implicit p: Parameters) extends LazyModule
624e12f40bSzhanglinjuan  with HasXSParameter
634e12f40bSzhanglinjuan  with HasSoCParameter
644e12f40bSzhanglinjuan{
65233f2ad0Szhanglinjuan  override def shouldBeInlined: Boolean = true
66233f2ad0Szhanglinjuan
674e12f40bSzhanglinjuan  def chainBuffer(depth: Int, n: String): (Seq[LazyModule], TLNode) = {
684e12f40bSzhanglinjuan    val buffers = Seq.fill(depth){ LazyModule(new TLBuffer()) }
694e12f40bSzhanglinjuan    buffers.zipWithIndex.foreach{ case (b, i) => {
704e12f40bSzhanglinjuan      b.suggestName(s"${n}_${i}")
714e12f40bSzhanglinjuan    }}
724e12f40bSzhanglinjuan    val node = buffers.map(_.node.asInstanceOf[TLNode]).reduce(_ :*=* _)
734e12f40bSzhanglinjuan    (buffers, node)
744e12f40bSzhanglinjuan  }
754b40434cSzhanglinjuan  val enableL2 = coreParams.L2CacheParamsOpt.isDefined
764e12f40bSzhanglinjuan  // =========== Components ============
774e12f40bSzhanglinjuan  val l1_xbar = TLXbar()
784e12f40bSzhanglinjuan  val mmio_xbar = TLXbar()
794e12f40bSzhanglinjuan  val mmio_port = TLIdentityNode() // to L3
804b40434cSzhanglinjuan  val memory_port = if (enableCHI && enableL2) None else Some(TLIdentityNode())
814e12f40bSzhanglinjuan  val beu = LazyModule(new BusErrorUnit(
82bbe4506dSTang Haojin    new XSL1BusErrors(),
83bbe4506dSTang Haojin    BusErrorUnitParams(soc.BEURange.base, soc.BEURange.mask.toInt + 1)
844e12f40bSzhanglinjuan  ))
854e12f40bSzhanglinjuan
864e12f40bSzhanglinjuan  val i_mmio_port = TLTempNode()
874e12f40bSzhanglinjuan  val d_mmio_port = TLTempNode()
884a699e27Szhanglinjuan  val icachectrl_port_opt = Option.when(icacheParameters.cacheCtrlAddressOpt.nonEmpty)(TLTempNode())
894a699e27Szhanglinjuan  val sep_dm_port_opt = Option.when(SeperateDMBus)(TLTempNode())
904e12f40bSzhanglinjuan
914e12f40bSzhanglinjuan  val misc_l2_pmu = BusPerfMonitor(name = "Misc_L2", enable = !debugOpts.FPGAPlatform) // l1D & l1I & PTW
9278a8cd25Szhanglinjuan  val l2_l3_pmu = BusPerfMonitor(name = "L2_L3", enable = !debugOpts.FPGAPlatform && !enableCHI, stat_latency = true)
93c20095f4SChen Xi  val xbar_l2_buffer = TLBuffer()
944e12f40bSzhanglinjuan
954e12f40bSzhanglinjuan  val enbale_tllog = !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB
964e12f40bSzhanglinjuan  val l1d_logger = TLLogger(s"L2_L1D_${coreParams.HartId}", enbale_tllog)
974e12f40bSzhanglinjuan  val l1i_logger = TLLogger(s"L2_L1I_${coreParams.HartId}", enbale_tllog)
984e12f40bSzhanglinjuan  val ptw_logger = TLLogger(s"L2_PTW_${coreParams.HartId}", enbale_tllog)
99c20095f4SChen Xi  val ptw_to_l2_buffer = LazyModule(new TLBuffer)
100c20095f4SChen Xi  val i_mmio_buffer = LazyModule(new TLBuffer)
1014e12f40bSzhanglinjuan
1024e12f40bSzhanglinjuan  val clint_int_node = IntIdentityNode()
1034e12f40bSzhanglinjuan  val debug_int_node = IntIdentityNode()
1044e12f40bSzhanglinjuan  val plic_int_node = IntIdentityNode()
1058bc90631SZehao Liu  val nmi_int_node = IntIdentityNode()
10676cb49abScz4e  val beu_local_int_source = IntSourceNode(IntSourcePortSimple())
1074e12f40bSzhanglinjuan
1084b40434cSzhanglinjuan  println(s"enableCHI: ${enableCHI}")
1090e280184Szhanglinjuan  val l2cache = if (enableL2) {
1100e280184Szhanglinjuan    val config = new Config((_, _, _) => {
1114b40434cSzhanglinjuan      case L2ParamKey => coreParams.L2CacheParamsOpt.get.copy(
1124daa5bf3SYangyu Chen        hartId = p(XSCoreParamsKey).HartId,
1134b2c87baS梁森 Liang Sen        FPGAPlatform = debugOpts.FPGAPlatform,
1144b2c87baS梁森 Liang Sen        hasMbist = hasMbist
1154e12f40bSzhanglinjuan      )
1160e280184Szhanglinjuan      case EnableCHI => p(EnableCHI)
1171fc8b877Szhanglinjuan      case CHIIssue => p(CHIIssue)
1184b40434cSzhanglinjuan      case BankBitsKey => log2Ceil(coreParams.L2NBanks)
1194daa5bf3SYangyu Chen      case MaxHartIdBits => p(MaxHartIdBits)
120bb2f3f51STang Haojin      case LogUtilsOptionsKey => p(LogUtilsOptionsKey)
121bb2f3f51STang Haojin      case PerfCounterOptionsKey => p(PerfCounterOptionsKey)
1220e280184Szhanglinjuan    })
1230e280184Szhanglinjuan    if (enableCHI) Some(LazyModule(new TL2CHICoupledL2()(new Config(config))))
1240e280184Szhanglinjuan    else Some(LazyModule(new TL2TLCoupledL2()(new Config(config))))
1254b40434cSzhanglinjuan  } else None
1264e12f40bSzhanglinjuan  val l2_binder = coreParams.L2CacheParamsOpt.map(_ => BankBinder(coreParams.L2NBanks, 64))
1274e12f40bSzhanglinjuan
1284e12f40bSzhanglinjuan  // =========== Connection ============
1294e12f40bSzhanglinjuan  // l2 to l2_binder, then to memory_port
1300e280184Szhanglinjuan  l2cache match {
1310e280184Szhanglinjuan    case Some(l2) =>
1320e280184Szhanglinjuan      l2_binder.get :*= l2.node :*= xbar_l2_buffer :*= l1_xbar :=* misc_l2_pmu
1330e280184Szhanglinjuan      l2 match {
1340e280184Szhanglinjuan        case l2: TL2TLCoupledL2 =>
1350e280184Szhanglinjuan          memory_port.get := l2_l3_pmu := TLClientsMerger() := TLXbar() :=* l2_binder.get
1360e280184Szhanglinjuan        case l2: TL2CHICoupledL2 =>
1370e280184Szhanglinjuan          l2.managerNode := TLXbar() :=* l2_binder.get
1380e280184Szhanglinjuan          l2.mmioNode := mmio_port
1394e12f40bSzhanglinjuan      }
1404b40434cSzhanglinjuan    case None =>
1414b40434cSzhanglinjuan      memory_port.get := l1_xbar
1424b40434cSzhanglinjuan  }
1434b40434cSzhanglinjuan
1444e12f40bSzhanglinjuan  mmio_xbar := TLBuffer.chainNode(2) := i_mmio_port
1454e12f40bSzhanglinjuan  mmio_xbar := TLBuffer.chainNode(2) := d_mmio_port
1464e12f40bSzhanglinjuan  beu.node := TLBuffer.chainNode(1) := mmio_xbar
1476c106319Sxu_zh  if (icacheParameters.cacheCtrlAddressOpt.nonEmpty) {
1486c106319Sxu_zh    icachectrl_port_opt.get := TLBuffer.chainNode(1) := mmio_xbar
14972dab974Scz4e  }
1504a699e27Szhanglinjuan  if (SeperateDMBus) {
1514a699e27Szhanglinjuan    sep_dm_port_opt.get := TLBuffer.chainNode(1) := mmio_xbar
1524a699e27Szhanglinjuan  }
1536c106319Sxu_zh
1546c106319Sxu_zh  // filter out in-core addresses before sent to mmio_port
1556c106319Sxu_zh  // Option[AddressSet] ++ Option[AddressSet] => List[AddressSet]
156f4865735SGuanghui Cheng  private def cacheAddressSet: Seq[AddressSet] = (icacheParameters.cacheCtrlAddressOpt ++ dcacheParameters.cacheCtrlAddressOpt).toSeq
157f4865735SGuanghui Cheng  private def mmioFilters = if(SeperateDMBus) (p(DebugModuleKey).get.address +: cacheAddressSet) else cacheAddressSet
1586c106319Sxu_zh  mmio_port :=
1596c106319Sxu_zh    TLFilter(TLFilter.mSubtract(mmioFilters)) :=
1606c106319Sxu_zh    TLBuffer() :=
1616c106319Sxu_zh    mmio_xbar
1626c106319Sxu_zh
163233f2ad0Szhanglinjuan  class Imp(wrapper: LazyModule) extends LazyModuleImp(wrapper) {
164233f2ad0Szhanglinjuan    val io = IO(new Bundle {
165233f2ad0Szhanglinjuan      val beu_errors = Input(chiselTypeOf(beu.module.io.errors))
166233f2ad0Szhanglinjuan      val reset_vector = new Bundle {
1674e12f40bSzhanglinjuan        val fromTile = Input(UInt(PAddrBits.W))
1684e12f40bSzhanglinjuan        val toCore = Output(UInt(PAddrBits.W))
169233f2ad0Szhanglinjuan      }
170233f2ad0Szhanglinjuan      val hartId = new Bundle() {
1714e12f40bSzhanglinjuan        val fromTile = Input(UInt(64.W))
1724e12f40bSzhanglinjuan        val toCore = Output(UInt(64.W))
173233f2ad0Szhanglinjuan      }
174bb42dd89Szhanglinjuan      val msiInfo = new Bundle() {
175*529b1cfdSTang Haojin        val fromTile = Input(ValidIO(new MsiInfoBundle))
176*529b1cfdSTang Haojin        val toCore = Output(ValidIO(new MsiInfoBundle))
177bb42dd89Szhanglinjuan      }
178233f2ad0Szhanglinjuan      val cpu_halt = new Bundle() {
1794e12f40bSzhanglinjuan        val fromCore = Input(Bool())
1804e12f40bSzhanglinjuan        val toTile = Output(Bool())
181233f2ad0Szhanglinjuan      }
18285a8d7caSZehao Liu      val cpu_critical_error = new Bundle() {
18385a8d7caSZehao Liu        val fromCore = Input(Bool())
18485a8d7caSZehao Liu        val toTile = Output(Bool())
18585a8d7caSZehao Liu      }
186233f2ad0Szhanglinjuan      val hartIsInReset = new Bundle() {
187233f2ad0Szhanglinjuan        val resetInFrontend = Input(Bool())
188233f2ad0Szhanglinjuan        val toTile = Output(Bool())
189233f2ad0Szhanglinjuan      }
190d288919fSchengguanghui      val traceCoreInterface = new Bundle{
191d288919fSchengguanghui        val fromCore = Flipped(new TraceCoreInterface)
192d288919fSchengguanghui        val toTile   = new TraceCoreInterface
193d288919fSchengguanghui      }
194233f2ad0Szhanglinjuan      val debugTopDown = new Bundle() {
195aee6a6d1SYanqin Li        val robTrueCommit = Input(UInt(64.W))
1964e12f40bSzhanglinjuan        val robHeadPaddr = Flipped(Valid(UInt(36.W)))
1974e12f40bSzhanglinjuan        val l2MissMatch = Output(Bool())
198233f2ad0Szhanglinjuan      }
199e836c770SZhaoyang You      val l2Miss = Output(Bool())
200e836c770SZhaoyang You      val l3Miss = new Bundle {
201e836c770SZhaoyang You        val fromTile = Input(Bool())
202e836c770SZhaoyang You        val toCore = Output(Bool())
203e836c770SZhaoyang You      }
204bb42dd89Szhanglinjuan      val clintTime = new Bundle {
205bb42dd89Szhanglinjuan        val fromTile = Input(ValidIO(UInt(64.W)))
206bb42dd89Szhanglinjuan        val toCore = Output(ValidIO(UInt(64.W)))
207bb42dd89Szhanglinjuan      }
208233f2ad0Szhanglinjuan      val chi = if (enableCHI) Some(new PortIO) else None
209233f2ad0Szhanglinjuan      val nodeID = if (enableCHI) Some(Input(UInt(NodeIDWidth.W))) else None
210881e32f5SZifei Zhang      val pfCtrlFromCore = Input(new PrefetchCtrlFromCore)
211233f2ad0Szhanglinjuan      val l2_tlb_req = new TlbRequestIO(nRespDups = 2)
212233f2ad0Szhanglinjuan      val l2_pmp_resp = Flipped(new PMPRespBundle)
213233f2ad0Szhanglinjuan      val l2_hint = ValidIO(new L2ToL1Hint())
2148bb30a57SJiru Sun      val perfEvents = Output(Vec(numPCntHc * coreParams.L2NBanks + 1, new PerfEvent))
2154d7fbe77Syulightenyu      val l2_flush_en = Option.when(EnablePowerDown) (Input(Bool()))
2164d7fbe77Syulightenyu      val l2_flush_done = Option.when(EnablePowerDown) (Output(Bool()))
2174b2c87baS梁森 Liang Sen      val dft = if(hasMbist) Some(Input(new SramBroadcastBundle)) else None
2184b2c87baS梁森 Liang Sen      val dft_out = if(hasMbist) Some(Output(new SramBroadcastBundle)) else None
2194b2c87baS梁森 Liang Sen      val dft_reset = if(hasMbist) Some(Input(new DFTResetSignals())) else None
2204b2c87baS梁森 Liang Sen      val dft_reset_out = if(hasMbist) Some(Output(new DFTResetSignals())) else None
221233f2ad0Szhanglinjuan      // val reset_core = IO(Output(Reset()))
2224e12f40bSzhanglinjuan    })
2234b2c87baS梁森 Liang Sen    io.dft_out.zip(io.dft).foreach({case(a, b) => a := b})
2244b2c87baS梁森 Liang Sen    io.dft_reset_out.zip(io.dft_reset).foreach({case(a, b) => a := b})
2254e12f40bSzhanglinjuan
2264e12f40bSzhanglinjuan    val resetDelayN = Module(new DelayN(UInt(PAddrBits.W), 5))
2274e12f40bSzhanglinjuan
22876cb49abScz4e    val (beu_int_out, _) = beu_local_int_source.out(0)
22976cb49abScz4e    beu_int_out(0) := beu.module.io.interrupt
23076cb49abScz4e
2314aa305e9SMa-YX    beu.module.io.errors.icache := io.beu_errors.icache
2324aa305e9SMa-YX    beu.module.io.errors.dcache := io.beu_errors.dcache
233233f2ad0Szhanglinjuan    resetDelayN.io.in := io.reset_vector.fromTile
234233f2ad0Szhanglinjuan    io.reset_vector.toCore := resetDelayN.io.out
235233f2ad0Szhanglinjuan    io.hartId.toCore := io.hartId.fromTile
236bb42dd89Szhanglinjuan    io.msiInfo.toCore := io.msiInfo.fromTile
237233f2ad0Szhanglinjuan    io.cpu_halt.toTile := io.cpu_halt.fromCore
23885a8d7caSZehao Liu    io.cpu_critical_error.toTile := io.cpu_critical_error.fromCore
239e836c770SZhaoyang You    io.l3Miss.toCore := io.l3Miss.fromTile
240bb42dd89Szhanglinjuan    io.clintTime.toCore := io.clintTime.fromTile
2413ad9f3ddSchengguanghui    // trace interface
2423ad9f3ddSchengguanghui    val traceToTile = io.traceCoreInterface.toTile
2433ad9f3ddSchengguanghui    val traceFromCore = io.traceCoreInterface.fromCore
2443ad9f3ddSchengguanghui    traceFromCore.fromEncoder := RegNext(traceToTile.fromEncoder)
2453ad9f3ddSchengguanghui    traceToTile.toEncoder.trap := RegEnable(
2463ad9f3ddSchengguanghui      traceFromCore.toEncoder.trap,
2473ad9f3ddSchengguanghui      traceFromCore.toEncoder.groups(0).valid && Itype.isTrap(traceFromCore.toEncoder.groups(0).bits.itype)
2483ad9f3ddSchengguanghui    )
2493ad9f3ddSchengguanghui    traceToTile.toEncoder.priv := RegEnable(
2503ad9f3ddSchengguanghui      traceFromCore.toEncoder.priv,
2513ad9f3ddSchengguanghui      traceFromCore.toEncoder.groups(0).valid
2523ad9f3ddSchengguanghui    )
2533ad9f3ddSchengguanghui    (0 until TraceGroupNum).foreach{ i =>
2543ad9f3ddSchengguanghui      traceToTile.toEncoder.groups(i).valid := RegNext(traceFromCore.toEncoder.groups(i).valid)
2553ad9f3ddSchengguanghui      traceToTile.toEncoder.groups(i).bits.iretire := RegNext(traceFromCore.toEncoder.groups(i).bits.iretire)
2563ad9f3ddSchengguanghui      traceToTile.toEncoder.groups(i).bits.itype := RegNext(traceFromCore.toEncoder.groups(i).bits.itype)
2573ad9f3ddSchengguanghui      traceToTile.toEncoder.groups(i).bits.ilastsize := RegEnable(
2583ad9f3ddSchengguanghui        traceFromCore.toEncoder.groups(i).bits.ilastsize,
2593ad9f3ddSchengguanghui        traceFromCore.toEncoder.groups(i).valid
2603ad9f3ddSchengguanghui      )
2613ad9f3ddSchengguanghui      traceToTile.toEncoder.groups(i).bits.iaddr := RegEnable(
2623ad9f3ddSchengguanghui        traceFromCore.toEncoder.groups(i).bits.iaddr,
2633ad9f3ddSchengguanghui        traceFromCore.toEncoder.groups(i).valid
2643ad9f3ddSchengguanghui      )
2653ad9f3ddSchengguanghui    }
2663ad9f3ddSchengguanghui
267233f2ad0Szhanglinjuan    dontTouch(io.hartId)
268233f2ad0Szhanglinjuan    dontTouch(io.cpu_halt)
26985a8d7caSZehao Liu    dontTouch(io.cpu_critical_error)
270233f2ad0Szhanglinjuan    if (!io.chi.isEmpty) { dontTouch(io.chi.get) }
271233f2ad0Szhanglinjuan
272233f2ad0Szhanglinjuan    val hartIsInReset = RegInit(true.B)
273233f2ad0Szhanglinjuan    hartIsInReset := io.hartIsInReset.resetInFrontend || reset.asBool
274233f2ad0Szhanglinjuan    io.hartIsInReset.toTile := hartIsInReset
2754e12f40bSzhanglinjuan
2760e280184Szhanglinjuan    if (l2cache.isDefined) {
2770e280184Szhanglinjuan      val l2 = l2cache.get.module
278881e32f5SZifei Zhang
279881e32f5SZifei Zhang      l2.io.pfCtrlFromCore := io.pfCtrlFromCore
2804b2c87baS梁森 Liang Sen      l2.io.dft.zip(io.dft).foreach({case(a, b) => a := b})
2814b2c87baS梁森 Liang Sen      l2.io.dft_reset.zip(io.dft_reset).foreach({case(a, b) => a := b})
282233f2ad0Szhanglinjuan      io.l2_hint := l2.io.l2_hint
2830e280184Szhanglinjuan      l2.io.debugTopDown.robHeadPaddr := DontCare
284233f2ad0Szhanglinjuan      l2.io.hartId := io.hartId.fromTile
285233f2ad0Szhanglinjuan      l2.io.debugTopDown.robHeadPaddr := io.debugTopDown.robHeadPaddr
286233f2ad0Szhanglinjuan      l2.io.debugTopDown.robTrueCommit := io.debugTopDown.robTrueCommit
287233f2ad0Szhanglinjuan      io.debugTopDown.l2MissMatch := l2.io.debugTopDown.l2MissMatch
288e836c770SZhaoyang You      io.l2Miss := l2.io.l2Miss
2894d7fbe77Syulightenyu      io.l2_flush_done.foreach { _ := l2.io.l2FlushDone.getOrElse(false.B) }
2904d7fbe77Syulightenyu      l2.io.l2Flush.foreach { _ := io.l2_flush_en.getOrElse(false.B) }
291aee6a6d1SYanqin Li
292aee6a6d1SYanqin Li      /* l2 tlb */
293233f2ad0Szhanglinjuan      io.l2_tlb_req.req.bits := DontCare
294233f2ad0Szhanglinjuan      io.l2_tlb_req.req.valid := l2.io.l2_tlb_req.req.valid
295233f2ad0Szhanglinjuan      io.l2_tlb_req.resp.ready := l2.io.l2_tlb_req.resp.ready
296233f2ad0Szhanglinjuan      io.l2_tlb_req.req.bits.vaddr := l2.io.l2_tlb_req.req.bits.vaddr
297233f2ad0Szhanglinjuan      io.l2_tlb_req.req.bits.cmd := l2.io.l2_tlb_req.req.bits.cmd
298233f2ad0Szhanglinjuan      io.l2_tlb_req.req.bits.size := l2.io.l2_tlb_req.req.bits.size
299233f2ad0Szhanglinjuan      io.l2_tlb_req.req.bits.kill := l2.io.l2_tlb_req.req.bits.kill
300233f2ad0Szhanglinjuan      io.l2_tlb_req.req.bits.no_translate := l2.io.l2_tlb_req.req.bits.no_translate
301233f2ad0Szhanglinjuan      io.l2_tlb_req.req_kill := l2.io.l2_tlb_req.req_kill
3028bb30a57SJiru Sun      io.perfEvents := l2.io_perf
3038bb30a57SJiru Sun
3048bb30a57SJiru Sun      val allPerfEvents = l2.getPerfEvents
3058bb30a57SJiru Sun      if (printEventCoding) {
3068bb30a57SJiru Sun        for (((name, inc), i) <- allPerfEvents.zipWithIndex) {
3078bb30a57SJiru Sun          println("L2 Cache perfEvents Set", name, inc, i)
3088bb30a57SJiru Sun        }
3098bb30a57SJiru Sun      }
3108bb30a57SJiru Sun
311233f2ad0Szhanglinjuan      l2.io.l2_tlb_req.resp.valid := io.l2_tlb_req.resp.valid
312233f2ad0Szhanglinjuan      l2.io.l2_tlb_req.req.ready := io.l2_tlb_req.req.ready
313233f2ad0Szhanglinjuan      l2.io.l2_tlb_req.resp.bits.paddr.head := io.l2_tlb_req.resp.bits.paddr.head
314233f2ad0Szhanglinjuan      l2.io.l2_tlb_req.resp.bits.pbmt := io.l2_tlb_req.resp.bits.pbmt.head
315233f2ad0Szhanglinjuan      l2.io.l2_tlb_req.resp.bits.miss := io.l2_tlb_req.resp.bits.miss
31646e9ee74SHaoyuan Feng      l2.io.l2_tlb_req.resp.bits.excp.head.gpf := io.l2_tlb_req.resp.bits.excp.head.gpf
31746e9ee74SHaoyuan Feng      l2.io.l2_tlb_req.resp.bits.excp.head.pf := io.l2_tlb_req.resp.bits.excp.head.pf
31846e9ee74SHaoyuan Feng      l2.io.l2_tlb_req.resp.bits.excp.head.af := io.l2_tlb_req.resp.bits.excp.head.af
319233f2ad0Szhanglinjuan      l2.io.l2_tlb_req.pmp_resp.ld := io.l2_pmp_resp.ld
320233f2ad0Szhanglinjuan      l2.io.l2_tlb_req.pmp_resp.st := io.l2_pmp_resp.st
321233f2ad0Szhanglinjuan      l2.io.l2_tlb_req.pmp_resp.instr := io.l2_pmp_resp.instr
322233f2ad0Szhanglinjuan      l2.io.l2_tlb_req.pmp_resp.mmio := io.l2_pmp_resp.mmio
323233f2ad0Szhanglinjuan      l2.io.l2_tlb_req.pmp_resp.atomic := io.l2_pmp_resp.atomic
3240e280184Szhanglinjuan      l2cache.get match {
3250e280184Szhanglinjuan        case l2cache: TL2CHICoupledL2 =>
3260e280184Szhanglinjuan          val l2 = l2cache.module
327233f2ad0Szhanglinjuan          l2.io_nodeID := io.nodeID.get
328233f2ad0Szhanglinjuan          io.chi.get <> l2.io_chi
3290e280184Szhanglinjuan        case l2cache: TL2TLCoupledL2 =>
3300e280184Szhanglinjuan      }
3314aa305e9SMa-YX
3324aa305e9SMa-YX      beu.module.io.errors.l2.ecc_error.valid := l2.io.error.valid
3334aa305e9SMa-YX      beu.module.io.errors.l2.ecc_error.bits := l2.io.error.address
3344e12f40bSzhanglinjuan    } else {
335233f2ad0Szhanglinjuan      io.l2_hint := 0.U.asTypeOf(io.l2_hint)
336233f2ad0Szhanglinjuan      io.debugTopDown <> DontCare
337e836c770SZhaoyang You      io.l2Miss := false.B
338aee6a6d1SYanqin Li
339233f2ad0Szhanglinjuan      io.l2_tlb_req.req.valid := false.B
340233f2ad0Szhanglinjuan      io.l2_tlb_req.req.bits := DontCare
341233f2ad0Szhanglinjuan      io.l2_tlb_req.req_kill := DontCare
342233f2ad0Szhanglinjuan      io.l2_tlb_req.resp.ready := true.B
3438bb30a57SJiru Sun      io.perfEvents := DontCare
3444aa305e9SMa-YX
3454aa305e9SMa-YX      beu.module.io.errors.l2 := 0.U.asTypeOf(beu.module.io.errors.l2)
346233f2ad0Szhanglinjuan    }
3474e12f40bSzhanglinjuan  }
348f55cdaabSzhanglinjuan
349233f2ad0Szhanglinjuan  lazy val module = new Imp(this)
350233f2ad0Szhanglinjuan}
351233f2ad0Szhanglinjuan
352233f2ad0Szhanglinjuanclass L2Top()(implicit p: Parameters) extends LazyModule
353233f2ad0Szhanglinjuan  with HasXSParameter
354233f2ad0Szhanglinjuan  with HasSoCParameter {
355233f2ad0Szhanglinjuan
356233f2ad0Szhanglinjuan  override def shouldBeInlined: Boolean = false
357233f2ad0Szhanglinjuan
358233f2ad0Szhanglinjuan  val inner = LazyModule(new L2TopInlined())
359233f2ad0Szhanglinjuan
360233f2ad0Szhanglinjuan  class Imp(wrapper: LazyModule) extends LazyModuleImp(wrapper) {
361233f2ad0Szhanglinjuan    val io = IO(inner.module.io.cloneType)
362233f2ad0Szhanglinjuan    val reset_core = IO(Output(Reset()))
363233f2ad0Szhanglinjuan    io <> inner.module.io
364233f2ad0Szhanglinjuan
365f55cdaabSzhanglinjuan    if (debugOpts.ResetGen) {
366233f2ad0Szhanglinjuan      ResetGen(ResetGenNode(Seq(
367233f2ad0Szhanglinjuan        CellNode(reset_core),
368233f2ad0Szhanglinjuan        ModuleNode(inner.module)
3694b2c87baS梁森 Liang Sen      )), reset, sim = false, io.dft_reset)
370f55cdaabSzhanglinjuan    } else {
371f55cdaabSzhanglinjuan      reset_core := DontCare
372f55cdaabSzhanglinjuan    }
3734e12f40bSzhanglinjuan  }
3744e12f40bSzhanglinjuan
375233f2ad0Szhanglinjuan  lazy val module = new Imp(this)
3764e12f40bSzhanglinjuan}
377