1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan 18 19import chisel3._ 20import chisel3.util._ 21import xiangshan.backend.rob.RobPtr 22import xiangshan.backend.CtrlToFtqIO 23import xiangshan.backend.decode.{ImmUnion, XDecode} 24import xiangshan.mem.{LqPtr, SqPtr} 25import xiangshan.frontend.PreDecodeInfo 26import xiangshan.frontend.HasBPUParameter 27import xiangshan.frontend.{GlobalHistory, ShiftingGlobalHistory, CircularGlobalHistory, AllFoldedHistories} 28import xiangshan.frontend.RASEntry 29import xiangshan.frontend.BPUCtrl 30import xiangshan.frontend.FtqPtr 31import xiangshan.frontend.CGHPtr 32import xiangshan.frontend.FtqRead 33import xiangshan.frontend.FtqToCtrlIO 34import utils._ 35 36import scala.math.max 37import Chisel.experimental.chiselName 38import chipsalliance.rocketchip.config.Parameters 39import chisel3.util.BitPat.bitPatToUInt 40import xiangshan.backend.fu.PMPEntry 41import xiangshan.frontend.Ftq_Redirect_SRAMEntry 42import xiangshan.frontend.AllFoldedHistories 43 44class ValidUndirectioned[T <: Data](gen: T) extends Bundle { 45 val valid = Bool() 46 val bits = gen.cloneType.asInstanceOf[T] 47 48 override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 49} 50 51object ValidUndirectioned { 52 def apply[T <: Data](gen: T) = { 53 new ValidUndirectioned[T](gen) 54 } 55} 56 57object RSFeedbackType { 58 val tlbMiss = 0.U(3.W) 59 val mshrFull = 1.U(3.W) 60 val dataInvalid = 2.U(3.W) 61 val bankConflict = 3.U(3.W) 62 val ldVioCheckRedo = 4.U(3.W) 63 64 def apply() = UInt(3.W) 65} 66 67class PredictorAnswer(implicit p: Parameters) extends XSBundle { 68 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 69 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 70 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 71} 72 73class CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 74 // from backend 75 val pc = UInt(VAddrBits.W) 76 // frontend -> backend -> frontend 77 val pd = new PreDecodeInfo 78 val rasSp = UInt(log2Up(RasSize).W) 79 val rasEntry = new RASEntry 80 // val hist = new ShiftingGlobalHistory 81 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 82 val ghr = UInt(UbtbGHRLength.W) 83 val histPtr = new CGHPtr 84 val specCnt = Vec(numBr, UInt(10.W)) 85 // need pipeline update 86 val br_hit = Bool() 87 val predTaken = Bool() 88 val target = UInt(VAddrBits.W) 89 val taken = Bool() 90 val isMisPred = Bool() 91 val shift = UInt((log2Ceil(numBr)+1).W) 92 val addIntoHist = Bool() 93 94 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 95 // this.hist := entry.ghist 96 this.folded_hist := entry.folded_hist 97 this.histPtr := entry.histPtr 98 this.rasSp := entry.rasSp 99 this.rasEntry := entry.rasEntry 100 this 101 } 102} 103 104// Dequeue DecodeWidth insts from Ibuffer 105class CtrlFlow(implicit p: Parameters) extends XSBundle { 106 val instr = UInt(32.W) 107 val pc = UInt(VAddrBits.W) 108 val foldpc = UInt(MemPredPCWidth.W) 109 val exceptionVec = ExceptionVec() 110 val trigger = new TriggerCf 111 val intrVec = Vec(12, Bool()) 112 val pd = new PreDecodeInfo 113 val pred_taken = Bool() 114 val crossPageIPFFix = Bool() 115 val storeSetHit = Bool() // inst has been allocated an store set 116 val waitForRobIdx = new RobPtr // store set predicted previous store robIdx 117 // Load wait is needed 118 // load inst will not be executed until former store (predicted by mdp) addr calcuated 119 val loadWaitBit = Bool() 120 // If (loadWaitBit && loadWaitStrict), strict load wait is needed 121 // load inst will not be executed until ALL former store addr calcuated 122 val loadWaitStrict = Bool() 123 val ssid = UInt(SSIDWidth.W) 124 val ftqPtr = new FtqPtr 125 val ftqOffset = UInt(log2Up(PredictWidth).W) 126 // This inst will flush all the pipe when it is the oldest inst in ROB, 127 // then replay from this inst itself 128 val replayInst = Bool() 129} 130 131 132class FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 133 val isAddSub = Bool() // swap23 134 val typeTagIn = UInt(1.W) 135 val typeTagOut = UInt(1.W) 136 val fromInt = Bool() 137 val wflags = Bool() 138 val fpWen = Bool() 139 val fmaCmd = UInt(2.W) 140 val div = Bool() 141 val sqrt = Bool() 142 val fcvt = Bool() 143 val typ = UInt(2.W) 144 val fmt = UInt(2.W) 145 val ren3 = Bool() //TODO: remove SrcType.fp 146 val rm = UInt(3.W) 147} 148 149// Decode DecodeWidth insts at Decode Stage 150class CtrlSignals(implicit p: Parameters) extends XSBundle { 151 val srcType = Vec(3, SrcType()) 152 val lsrc = Vec(3, UInt(5.W)) 153 val ldest = UInt(5.W) 154 val fuType = FuType() 155 val fuOpType = FuOpType() 156 val rfWen = Bool() 157 val fpWen = Bool() 158 val isXSTrap = Bool() 159 val noSpecExec = Bool() // wait forward 160 val blockBackward = Bool() // block backward 161 val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 162 val isRVF = Bool() 163 val selImm = SelImm() 164 val imm = UInt(ImmUnion.maxLen.W) 165 val commitType = CommitType() 166 val fpu = new FPUCtrlSignals 167 val isMove = Bool() 168 val singleStep = Bool() 169 // This inst will flush all the pipe when it is the oldest inst in ROB, 170 // then replay from this inst itself 171 val replayInst = Bool() 172 173 private def allSignals = srcType ++ Seq(fuType, fuOpType, rfWen, fpWen, 174 isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm) 175 176 def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 177 val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 178 allSignals zip decoder foreach { case (s, d) => s := d } 179 commitType := DontCare 180 this 181 } 182 183 def decode(bit: List[BitPat]): CtrlSignals = { 184 allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 185 this 186 } 187} 188 189class CfCtrl(implicit p: Parameters) extends XSBundle { 190 val cf = new CtrlFlow 191 val ctrl = new CtrlSignals 192} 193 194class PerfDebugInfo(implicit p: Parameters) extends XSBundle { 195 val eliminatedMove = Bool() 196 // val fetchTime = UInt(64.W) 197 val renameTime = UInt(XLEN.W) 198 val dispatchTime = UInt(XLEN.W) 199 val enqRsTime = UInt(XLEN.W) 200 val selectTime = UInt(XLEN.W) 201 val issueTime = UInt(XLEN.W) 202 val writebackTime = UInt(XLEN.W) 203 // val commitTime = UInt(64.W) 204 val runahead_checkpoint_id = UInt(64.W) 205} 206 207// Separate LSQ 208class LSIdx(implicit p: Parameters) extends XSBundle { 209 val lqIdx = new LqPtr 210 val sqIdx = new SqPtr 211} 212 213// CfCtrl -> MicroOp at Rename Stage 214class MicroOp(implicit p: Parameters) extends CfCtrl { 215 val srcState = Vec(3, SrcState()) 216 val psrc = Vec(3, UInt(PhyRegIdxWidth.W)) 217 val pdest = UInt(PhyRegIdxWidth.W) 218 val old_pdest = UInt(PhyRegIdxWidth.W) 219 val robIdx = new RobPtr 220 val lqIdx = new LqPtr 221 val sqIdx = new SqPtr 222 val diffTestDebugLrScValid = Bool() 223 val eliminatedMove = Bool() 224 val debugInfo = new PerfDebugInfo 225 def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = { 226 isFp match { 227 case false => ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U && (srcState(index) === SrcState.rdy || ignoreState.B) 228 case _ => ctrl.srcType(index) === SrcType.fp && (srcState(index) === SrcState.rdy || ignoreState.B) 229 } 230 } 231 def srcIsReady: Vec[Bool] = { 232 VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 233 } 234 def doWriteIntRf: Bool = ctrl.rfWen && ctrl.ldest =/= 0.U 235 def doWriteFpRf: Bool = ctrl.fpWen 236 def clearExceptions( 237 exceptionBits: Seq[Int] = Seq(), 238 flushPipe: Boolean = false, 239 replayInst: Boolean = false 240 ): MicroOp = { 241 cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B) 242 if (!flushPipe) { ctrl.flushPipe := false.B } 243 if (!replayInst) { ctrl.replayInst := false.B } 244 this 245 } 246} 247 248class MicroOpRbExt(implicit p: Parameters) extends XSBundle { 249 val uop = new MicroOp 250 val flag = UInt(1.W) 251} 252 253class Redirect(implicit p: Parameters) extends XSBundle { 254 val robIdx = new RobPtr 255 val ftqIdx = new FtqPtr 256 val ftqOffset = UInt(log2Up(PredictWidth).W) 257 val level = RedirectLevel() 258 val interrupt = Bool() 259 val cfiUpdate = new CfiUpdateInfo 260 261 val stFtqIdx = new FtqPtr // for load violation predict 262 val stFtqOffset = UInt(log2Up(PredictWidth).W) 263 264 val debug_runahead_checkpoint_id = UInt(64.W) 265 266 // def isUnconditional() = RedirectLevel.isUnconditional(level) 267 def flushItself() = RedirectLevel.flushItself(level) 268 // def isException() = RedirectLevel.isException(level) 269} 270 271class Dp1ToDp2IO(implicit p: Parameters) extends XSBundle { 272 val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 273 val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 274 val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 275} 276 277class ResetPregStateReq(implicit p: Parameters) extends XSBundle { 278 // NOTE: set isInt and isFp both to 'false' when invalid 279 val isInt = Bool() 280 val isFp = Bool() 281 val preg = UInt(PhyRegIdxWidth.W) 282} 283 284class DebugBundle(implicit p: Parameters) extends XSBundle { 285 val isMMIO = Bool() 286 val isPerfCnt = Bool() 287 val paddr = UInt(PAddrBits.W) 288 val vaddr = UInt(VAddrBits.W) 289} 290 291class ExuInput(implicit p: Parameters) extends XSBundle { 292 val uop = new MicroOp 293 val src = Vec(3, UInt(XLEN.W)) 294} 295 296class ExuOutput(implicit p: Parameters) extends XSBundle { 297 val uop = new MicroOp 298 val data = UInt(XLEN.W) 299 val fflags = UInt(5.W) 300 val redirectValid = Bool() 301 val redirect = new Redirect 302 val debug = new DebugBundle 303} 304 305class ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 306 val mtip = Input(Bool()) 307 val msip = Input(Bool()) 308 val meip = Input(Bool()) 309 val seip = Input(Bool()) 310 val debug = Input(Bool()) 311} 312 313class CSRSpecialIO(implicit p: Parameters) extends XSBundle { 314 val exception = Flipped(ValidIO(new MicroOp)) 315 val isInterrupt = Input(Bool()) 316 val memExceptionVAddr = Input(UInt(VAddrBits.W)) 317 val trapTarget = Output(UInt(VAddrBits.W)) 318 val externalInterrupt = new ExternalInterruptIO 319 val interrupt = Output(Bool()) 320} 321 322class ExceptionInfo(implicit p: Parameters) extends XSBundle { 323 val uop = new MicroOp 324 val isInterrupt = Bool() 325} 326 327class RobCommitInfo(implicit p: Parameters) extends XSBundle { 328 val ldest = UInt(5.W) 329 val rfWen = Bool() 330 val fpWen = Bool() 331 val wflags = Bool() 332 val commitType = CommitType() 333 val pdest = UInt(PhyRegIdxWidth.W) 334 val old_pdest = UInt(PhyRegIdxWidth.W) 335 val ftqIdx = new FtqPtr 336 val ftqOffset = UInt(log2Up(PredictWidth).W) 337 338 // these should be optimized for synthesis verilog 339 val pc = UInt(VAddrBits.W) 340} 341 342class RobCommitIO(implicit p: Parameters) extends XSBundle { 343 val isWalk = Output(Bool()) 344 val valid = Vec(CommitWidth, Output(Bool())) 345 val info = Vec(CommitWidth, Output(new RobCommitInfo)) 346 347 def hasWalkInstr = isWalk && valid.asUInt.orR 348 349 def hasCommitInstr = !isWalk && valid.asUInt.orR 350} 351 352class RSFeedback(implicit p: Parameters) extends XSBundle { 353 val rsIdx = UInt(log2Up(IssQueSize).W) 354 val hit = Bool() 355 val flushState = Bool() 356 val sourceType = RSFeedbackType() 357 val dataInvalidSqIdx = new SqPtr 358} 359 360class MemRSFeedbackIO(implicit p: Parameters) extends XSBundle { 361 // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 362 // for instance: MemRSFeedbackIO()(updateP) 363 val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss 364 val feedbackFast = ValidIO(new RSFeedback()) // bank conflict 365 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 366 val isFirstIssue = Input(Bool()) 367} 368 369class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 370 // to backend end 371 val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 372 val fromFtq = new FtqToCtrlIO 373 // from backend 374 val toFtq = Flipped(new CtrlToFtqIO) 375} 376 377class SatpStruct extends Bundle { 378 val mode = UInt(4.W) 379 val asid = UInt(16.W) 380 val ppn = UInt(44.W) 381} 382 383class TlbCsrBundle(implicit p: Parameters) extends XSBundle { 384 val satp = new Bundle { 385 val changed = Bool() 386 val mode = UInt(4.W) // TODO: may change number to parameter 387 val asid = UInt(16.W) 388 val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen 389 390 def apply(satp_value: UInt): Unit = { 391 require(satp_value.getWidth == XLEN) 392 val sa = satp_value.asTypeOf(new SatpStruct) 393 mode := sa.mode 394 asid := sa.asid 395 ppn := sa.ppn 396 changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 397 } 398 } 399 val priv = new Bundle { 400 val mxr = Bool() 401 val sum = Bool() 402 val imode = UInt(2.W) 403 val dmode = UInt(2.W) 404 } 405 406 override def toPrintable: Printable = { 407 p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 408 p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 409 } 410} 411 412class SfenceBundle(implicit p: Parameters) extends XSBundle { 413 val valid = Bool() 414 val bits = new Bundle { 415 val rs1 = Bool() 416 val rs2 = Bool() 417 val addr = UInt(VAddrBits.W) 418 val asid = UInt(AsidLength.W) 419 } 420 421 override def toPrintable: Printable = { 422 p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}" 423 } 424} 425 426// Bundle for load violation predictor updating 427class MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 428 val valid = Bool() 429 430 // wait table update 431 val waddr = UInt(MemPredPCWidth.W) 432 val wdata = Bool() // true.B by default 433 434 // store set update 435 // by default, ldpc/stpc should be xor folded 436 val ldpc = UInt(MemPredPCWidth.W) 437 val stpc = UInt(MemPredPCWidth.W) 438} 439 440class CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 441 // Prefetcher 442 val l1plus_pf_enable = Output(Bool()) 443 val l2_pf_enable = Output(Bool()) 444 // Labeled XiangShan 445 val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 446 // Load violation predictor 447 val lvpred_disable = Output(Bool()) 448 val no_spec_load = Output(Bool()) 449 val storeset_wait_store = Output(Bool()) 450 val storeset_no_fast_wakeup = Output(Bool()) 451 val lvpred_timeout = Output(UInt(5.W)) 452 // Branch predictor 453 val bp_ctrl = Output(new BPUCtrl) 454 // Memory Block 455 val sbuffer_threshold = Output(UInt(4.W)) 456 val ldld_vio_check_enable = Output(Bool()) 457 val soft_prefetch_enable = Output(Bool()) 458 // Rename 459 val move_elim_enable = Output(Bool()) 460 // Decode 461 val svinval_enable = Output(Bool()) 462 463 // distribute csr write signal 464 val distribute_csr = new DistributedCSRIO() 465 466 val frontend_trigger = new FrontendTdataDistributeIO() 467 val mem_trigger = new MemTdataDistributeIO() 468 val trigger_enable = Output(Vec(10, Bool())) 469} 470 471class DistributedCSRIO(implicit p: Parameters) extends XSBundle { 472 // CSR has been writen by csr inst, copies of csr should be updated 473 val w = ValidIO(new Bundle { 474 val addr = Output(UInt(12.W)) 475 val data = Output(UInt(XLEN.W)) 476 }) 477} 478 479class DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 480 // Request csr to be updated 481 // 482 // Note that this request will ONLY update CSR Module it self, 483 // copies of csr will NOT be updated, use it with care! 484 // 485 // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 486 val w = ValidIO(new Bundle { 487 val addr = Output(UInt(12.W)) 488 val data = Output(UInt(XLEN.W)) 489 }) 490 def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 491 when(valid){ 492 w.bits.addr := addr 493 w.bits.data := data 494 } 495 println("Distributed CSR update req registered for " + src_description) 496 } 497} 498 499class TriggerCf (implicit p: Parameters) extends XSBundle { 500 val triggerHitVec = Vec(10, Bool()) 501 val triggerTiming = Vec(10, Bool()) 502 val triggerChainVec = Vec(5, Bool()) 503} 504 505class FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle { 506 val t = Valid(new Bundle { 507 val addr = Output(UInt(2.W)) 508 val tdata = new MatchTriggerIO 509 }) 510 } 511 512class MemTdataDistributeIO(implicit p: Parameters) extends XSBundle { 513 val t = Valid(new Bundle { 514 val addr = Output(UInt(3.W)) 515 val tdata = new MatchTriggerIO 516 }) 517} 518 519class MatchTriggerIO(implicit p: Parameters) extends XSBundle { 520 val matchType = Output(UInt(2.W)) 521 val select = Output(Bool()) 522 val timing = Output(Bool()) 523 val action = Output(Bool()) 524 val chain = Output(Bool()) 525 val tdata2 = Output(UInt(64.W)) 526} 527