1package xiangshan 2 3import chisel3._ 4import chisel3.util._ 5import bus.simplebus._ 6import xiangshan.backend.brq.BrqPtr 7import xiangshan.backend.rename.FreeListPtr 8import xiangshan.frontend.PreDecodeInfo 9 10// Fetch FetchWidth x 32-bit insts from Icache 11class FetchPacket extends XSBundle { 12 val instrs = Vec(PredictWidth, UInt(32.W)) 13 val mask = UInt(PredictWidth.W) 14 // val pc = UInt(VAddrBits.W) 15 val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 16 val pnpc = Vec(PredictWidth, UInt(VAddrBits.W)) 17 val brInfo = Vec(PredictWidth, new BranchInfo) 18 val pd = Vec(PredictWidth, new PreDecodeInfo) 19} 20 21class ValidUndirectioned[T <: Data](gen: T) extends Bundle { 22 val valid = Bool() 23 val bits = gen.cloneType.asInstanceOf[T] 24 override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 25} 26 27object ValidUndirectioned { 28 def apply[T <: Data](gen: T) = { 29 new ValidUndirectioned[T](gen) 30 } 31} 32 33class TageMeta extends XSBundle { 34 def TageNTables = 6 35 val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 36 val altDiffers = Bool() 37 val providerU = UInt(2.W) 38 val providerCtr = UInt(3.W) 39 val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 40} 41 42class BranchPrediction extends XSBundle { 43 val redirect = Bool() 44 val taken = Bool() 45 val jmpIdx = UInt(log2Up(PredictWidth).W) 46 val hasNotTakenBrs = Bool() 47 val target = UInt(VAddrBits.W) 48 val saveHalfRVI = Bool() 49} 50 51class BranchInfo extends XSBundle { 52 val ubtbWriteWay = UInt(log2Up(UBtbWays).W) 53 val ubtbHits = Bool() 54 val btbWriteWay = UInt(log2Up(BtbWays).W) 55 val btbHitJal = Bool() 56 val bimCtr = UInt(2.W) 57 val histPtr = UInt(log2Up(ExtHistoryLength).W) 58 val tageMeta = new TageMeta 59 val rasSp = UInt(log2Up(RasSize).W) 60 val rasTopCtr = UInt(8.W) 61 62 def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = { 63 this.histPtr := histPtr 64 this.tageMeta := tageMeta 65 this.rasSp := rasSp 66 this.rasTopCtr := rasTopCtr 67 this.asUInt 68 } 69 def size = 0.U.asTypeOf(this).getWidth 70 def fromUInt(x: UInt) = x.asTypeOf(this) 71} 72 73class Predecode extends XSBundle { 74 val isFetchpcEqualFirstpc = Bool() 75 val mask = UInt((FetchWidth*2).W) 76 val pd = Vec(FetchWidth*2, (new PreDecodeInfo)) 77} 78 79class BranchUpdateInfo extends XSBundle { 80 // from backend 81 val pc = UInt(VAddrBits.W) 82 val pnpc = UInt(VAddrBits.W) 83 val target = UInt(VAddrBits.W) 84 val brTarget = UInt(VAddrBits.W) 85 val taken = Bool() 86 val fetchIdx = UInt(log2Up(FetchWidth*2).W) 87 val isMisPred = Bool() 88 89 // frontend -> backend -> frontend 90 val pd = new PreDecodeInfo 91 val brInfo = new BranchInfo 92} 93 94// Dequeue DecodeWidth insts from Ibuffer 95class CtrlFlow extends XSBundle { 96 val instr = UInt(32.W) 97 val pc = UInt(VAddrBits.W) 98 val exceptionVec = Vec(16, Bool()) 99 val intrVec = Vec(12, Bool()) 100 val brUpdate = new BranchUpdateInfo 101 val crossPageIPFFix = Bool() 102} 103 104// Decode DecodeWidth insts at Decode Stage 105class CtrlSignals extends XSBundle { 106 val src1Type, src2Type, src3Type = SrcType() 107 val lsrc1, lsrc2, lsrc3 = UInt(5.W) 108 val ldest = UInt(5.W) 109 val fuType = FuType() 110 val fuOpType = FuOpType() 111 val rfWen = Bool() 112 val fpWen = Bool() 113 val isXSTrap = Bool() 114 val noSpecExec = Bool() // This inst can not be speculated 115 val isBlocked = Bool() // This inst requires pipeline to be blocked 116 val isRVF = Bool() 117 val imm = UInt(XLEN.W) 118} 119 120class CfCtrl extends XSBundle { 121 val cf = new CtrlFlow 122 val ctrl = new CtrlSignals 123 val brTag = new BrqPtr 124} 125 126trait HasRoqIdx { this: HasXSParameter => 127 val roqIdx = UInt(RoqIdxWidth.W) 128 def needFlush(redirect: Valid[Redirect]): Bool = { 129 redirect.valid && Mux( 130 this.roqIdx.head(1) === redirect.bits.roqIdx.head(1), 131 this.roqIdx.tail(1) > redirect.bits.roqIdx.tail(1), 132 this.roqIdx.tail(1) < redirect.bits.roqIdx.tail(1) 133 ) 134 } 135} 136 137// CfCtrl -> MicroOp at Rename Stage 138class MicroOp extends CfCtrl with HasRoqIdx { 139 val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W) 140 val src1State, src2State, src3State = SrcState() 141} 142 143class Redirect extends XSBundle with HasRoqIdx { 144 val isException = Bool() 145 val isMisPred = Bool() 146 val isReplay = Bool() 147 val pc = UInt(VAddrBits.W) 148 val target = UInt(VAddrBits.W) 149 val brTag = new BrqPtr 150} 151 152class Dp1ToDp2IO extends XSBundle { 153 val intDqToDp2 = Vec(IntDqDeqWidth, DecoupledIO(new MicroOp)) 154 val fpDqToDp2 = Vec(FpDqDeqWidth, DecoupledIO(new MicroOp)) 155 val lsDqToDp2 = Vec(LsDqDeqWidth, DecoupledIO(new MicroOp)) 156} 157 158class DebugBundle extends XSBundle{ 159 val isMMIO = Bool() 160} 161 162class ExuInput extends XSBundle { 163 val uop = new MicroOp 164 val src1, src2, src3 = UInt(XLEN.W) 165} 166 167class ExuOutput extends XSBundle { 168 val uop = new MicroOp 169 val data = UInt(XLEN.W) 170 val redirectValid = Bool() 171 val redirect = new Redirect 172 val brUpdate = new BranchUpdateInfo 173 val debug = new DebugBundle 174} 175 176class ExuIO extends XSBundle { 177 val in = Flipped(DecoupledIO(new ExuInput)) 178 val redirect = Flipped(ValidIO(new Redirect)) 179 val out = DecoupledIO(new ExuOutput) 180 // for csr 181 val exception = Flipped(ValidIO(new MicroOp)) 182 // for Lsu 183 val dmem = new SimpleBusUC 184 val scommit = Input(UInt(3.W)) 185} 186 187class RoqCommit extends XSBundle { 188 val uop = new MicroOp 189 val isWalk = Bool() 190} 191 192class FrontendToBackendIO extends XSBundle { 193 // to backend end 194 val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 195 // from backend 196 val redirect = Flipped(ValidIO(new Redirect)) 197 val outOfOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo)) 198 val inOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo)) 199} 200