xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision ed809609d6857124d6c0b25bddaf9a4b8367ec39)
1package xiangshan
2
3import chisel3._
4import chisel3.util._
5import bus.simplebus._
6import xiangshan.backend.brq.BrqPtr
7import xiangshan.backend.rename.FreeListPtr
8import xiangshan.frontend.PreDecodeInfo
9
10// Fetch FetchWidth x 32-bit insts from Icache
11class FetchPacket extends XSBundle {
12  val instrs = Vec(PredictWidth, UInt(32.W))
13  val mask = UInt(PredictWidth.W)
14  // val pc = UInt(VAddrBits.W)
15  val pc = Vec(PredictWidth, UInt(VAddrBits.W))
16  val pnpc = Vec(PredictWidth, UInt(VAddrBits.W))
17  val brInfo = Vec(PredictWidth, new BranchInfo)
18  val pd = Vec(PredictWidth, new PreDecodeInfo)
19}
20
21class ValidUndirectioned[T <: Data](gen: T) extends Bundle {
22  val valid = Bool()
23  val bits = gen.cloneType.asInstanceOf[T]
24  override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type]
25}
26
27object ValidUndirectioned {
28  def apply[T <: Data](gen: T) = {
29    new ValidUndirectioned[T](gen)
30  }
31}
32
33class TageMeta extends XSBundle {
34  def TageNTables = 6
35  val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
36  val altDiffers = Bool()
37  val providerU = UInt(2.W)
38  val providerCtr = UInt(3.W)
39  val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
40}
41
42class BranchPrediction extends XSBundle {
43  val redirect = Bool()
44  val taken = Bool()
45  val jmpIdx = UInt(log2Up(PredictWidth).W)
46  val hasNotTakenBrs = Bool()
47  val target = UInt(VAddrBits.W)
48  val saveHalfRVI = Bool()
49}
50
51class BranchInfo extends XSBundle {
52  val ubtbWriteWay = UInt(log2Up(UBtbWays).W)
53  val ubtbHits = Bool()
54  val btbWriteWay = UInt(log2Up(BtbWays).W)
55  val btbHitJal = Bool()
56  val bimCtr = UInt(2.W)
57  val histPtr = UInt(log2Up(ExtHistoryLength).W)
58  val tageMeta = new TageMeta
59  val rasSp = UInt(log2Up(RasSize).W)
60  val rasTopCtr = UInt(8.W)
61  val rasToqAddr = UInt(VAddrBits.W)
62
63  def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = {
64    this.histPtr := histPtr
65    this.tageMeta := tageMeta
66    this.rasSp := rasSp
67    this.rasTopCtr := rasTopCtr
68    this.asUInt
69  }
70  def size = 0.U.asTypeOf(this).getWidth
71  def fromUInt(x: UInt) = x.asTypeOf(this)
72}
73
74class Predecode extends XSBundle {
75  val isFetchpcEqualFirstpc = Bool()
76  val mask = UInt((FetchWidth*2).W)
77  val pd = Vec(FetchWidth*2, (new PreDecodeInfo))
78}
79
80class BranchUpdateInfo extends XSBundle {
81  // from backend
82  val pc = UInt(VAddrBits.W)
83  val pnpc = UInt(VAddrBits.W)
84  val target = UInt(VAddrBits.W)
85  val brTarget = UInt(VAddrBits.W)
86  val taken = Bool()
87  val fetchIdx = UInt(log2Up(FetchWidth*2).W)
88  val isMisPred = Bool()
89
90  // frontend -> backend -> frontend
91  val pd = new PreDecodeInfo
92  val brInfo = new BranchInfo
93}
94
95// Dequeue DecodeWidth insts from Ibuffer
96class CtrlFlow extends XSBundle {
97  val instr = UInt(32.W)
98  val pc = UInt(VAddrBits.W)
99  val exceptionVec = Vec(16, Bool())
100  val intrVec = Vec(12, Bool())
101  val brUpdate = new BranchUpdateInfo
102  val crossPageIPFFix = Bool()
103}
104
105// Decode DecodeWidth insts at Decode Stage
106class CtrlSignals extends XSBundle {
107  val src1Type, src2Type, src3Type = SrcType()
108  val lsrc1, lsrc2, lsrc3 = UInt(5.W)
109  val ldest = UInt(5.W)
110  val fuType = FuType()
111  val fuOpType = FuOpType()
112  val rfWen = Bool()
113  val fpWen = Bool()
114  val isXSTrap = Bool()
115  val noSpecExec = Bool()  // This inst can not be speculated
116  val isBlocked  = Bool()  // This inst requires pipeline to be blocked
117  val isRVF = Bool()
118  val imm = UInt(XLEN.W)
119}
120
121class CfCtrl extends XSBundle {
122  val cf = new CtrlFlow
123  val ctrl = new CtrlSignals
124  val brTag = new BrqPtr
125}
126
127trait HasRoqIdx { this: HasXSParameter =>
128  val roqIdx = UInt(RoqIdxWidth.W)
129  def needFlush(redirect: Valid[Redirect]): Bool = {
130    redirect.valid && Mux(
131      this.roqIdx.head(1) === redirect.bits.roqIdx.head(1),
132      this.roqIdx.tail(1) > redirect.bits.roqIdx.tail(1),
133      this.roqIdx.tail(1) < redirect.bits.roqIdx.tail(1)
134    )
135  }
136}
137
138// CfCtrl -> MicroOp at Rename Stage
139class MicroOp extends CfCtrl with HasRoqIdx {
140  val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W)
141  val src1State, src2State, src3State = SrcState()
142}
143
144class Redirect extends XSBundle with HasRoqIdx {
145  val isException = Bool()
146  val isMisPred = Bool()
147  val isReplay = Bool()
148  val pc = UInt(VAddrBits.W)
149  val target = UInt(VAddrBits.W)
150  val brTag = new BrqPtr
151}
152
153class Dp1ToDp2IO extends XSBundle {
154  val intDqToDp2 = Vec(IntDqDeqWidth, DecoupledIO(new MicroOp))
155  val fpDqToDp2 = Vec(FpDqDeqWidth, DecoupledIO(new MicroOp))
156  val lsDqToDp2 = Vec(LsDqDeqWidth, DecoupledIO(new MicroOp))
157}
158
159class DebugBundle extends XSBundle{
160  val isMMIO = Bool()
161}
162
163class ExuInput extends XSBundle {
164  val uop = new MicroOp
165  val src1, src2, src3 = UInt(XLEN.W)
166}
167
168class ExuOutput extends XSBundle {
169  val uop = new MicroOp
170  val data = UInt(XLEN.W)
171  val redirectValid = Bool()
172  val redirect = new Redirect
173  val brUpdate = new BranchUpdateInfo
174  val debug = new DebugBundle
175}
176
177class ExuIO extends XSBundle {
178  val in = Flipped(DecoupledIO(new ExuInput))
179  val redirect = Flipped(ValidIO(new Redirect))
180  val out = DecoupledIO(new ExuOutput)
181  // for csr
182  val exception = Flipped(ValidIO(new MicroOp))
183  // for Lsu
184  val dmem = new SimpleBusUC
185  val scommit = Input(UInt(3.W))
186}
187
188class RoqCommit extends XSBundle {
189  val uop = new MicroOp
190  val isWalk = Bool()
191}
192
193class FrontendToBackendIO extends XSBundle {
194  // to backend end
195  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
196  // from backend
197  val redirect = Flipped(ValidIO(new Redirect))
198  val outOfOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo))
199  val inOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo))
200}
201