xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision e965d004d074ab91df1c560695b2d05b811b0aa8)
1package xiangshan
2
3import chisel3._
4import chisel3.util._
5import bus.simplebus._
6import xiangshan.backend.brq.BrqPtr
7import xiangshan.backend.rename.FreeListPtr
8import xiangshan.frontend.PreDecodeInfo
9
10// Fetch FetchWidth x 32-bit insts from Icache
11class FetchPacket extends XSBundle {
12  val instrs = Vec(PredictWidth, UInt(32.W))
13  val mask = UInt(PredictWidth.W)
14  // val pc = UInt(VAddrBits.W)
15  val pc = Vec(PredictWidth, UInt(VAddrBits.W))
16  val pnpc = Vec(PredictWidth, UInt(VAddrBits.W))
17  val brInfo = Vec(PredictWidth, new BranchInfo)
18  val pd = Vec(PredictWidth, new PreDecodeInfo)
19}
20
21class ValidUndirectioned[T <: Data](gen: T) extends Bundle {
22  val valid = Bool()
23  val bits = gen.cloneType.asInstanceOf[T]
24  override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type]
25}
26
27object ValidUndirectioned {
28  def apply[T <: Data](gen: T) = {
29    new ValidUndirectioned[T](gen)
30  }
31}
32
33class TageMeta extends XSBundle {
34  def TageNTables = 6
35  val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
36  val altDiffers = Bool()
37  val providerU = UInt(2.W)
38  val providerCtr = UInt(3.W)
39  val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
40}
41
42class BranchPrediction extends XSBundle {
43  val redirect = Bool()
44  val taken = Bool()
45  val jmpIdx = UInt(log2Up(PredictWidth).W)
46  val hasNotTakenBrs = Bool()
47  val target = UInt(VAddrBits.W)
48  val saveHalfRVI = Bool()
49}
50
51class BranchInfo extends XSBundle {
52  val ubtbWriteWay = UInt(log2Up(UBtbWays).W)
53  val ubtbHits = Bool()
54  val btbWriteWay = UInt(log2Up(BtbWays).W)
55  val btbHitJal = Bool()
56  val bimCtr = UInt(2.W)
57  val histPtr = UInt(log2Up(ExtHistoryLength).W)
58  val tageMeta = new TageMeta
59  val rasSp = UInt(log2Up(RasSize).W)
60  val rasTopCtr = UInt(8.W)
61  val specCnt = UInt(10.W)
62
63  def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = {
64    this.histPtr := histPtr
65    this.tageMeta := tageMeta
66    this.rasSp := rasSp
67    this.rasTopCtr := rasTopCtr
68    this.asUInt
69  }
70  def size = 0.U.asTypeOf(this).getWidth
71  def fromUInt(x: UInt) = x.asTypeOf(this)
72}
73
74class Predecode extends XSBundle {
75  val isFetchpcEqualFirstpc = Bool()
76  val mask = UInt((FetchWidth*2).W)
77  val pd = Vec(FetchWidth*2, (new PreDecodeInfo))
78}
79
80class BranchUpdateInfo extends XSBundle {
81  // from backend
82  val pc = UInt(VAddrBits.W)
83  val pnpc = UInt(VAddrBits.W)
84  val target = UInt(VAddrBits.W)
85  val brTarget = UInt(VAddrBits.W)
86  val taken = Bool()
87  val fetchIdx = UInt(log2Up(FetchWidth*2).W)
88  val isMisPred = Bool()
89  val brTag = new BrqPtr
90
91  // frontend -> backend -> frontend
92  val pd = new PreDecodeInfo
93  val brInfo = new BranchInfo
94}
95
96// Dequeue DecodeWidth insts from Ibuffer
97class CtrlFlow extends XSBundle {
98  val instr = UInt(32.W)
99  val pc = UInt(VAddrBits.W)
100  val exceptionVec = Vec(16, Bool())
101  val intrVec = Vec(12, Bool())
102  val brUpdate = new BranchUpdateInfo
103  val crossPageIPFFix = Bool()
104}
105
106// Decode DecodeWidth insts at Decode Stage
107class CtrlSignals extends XSBundle {
108  val src1Type, src2Type, src3Type = SrcType()
109  val lsrc1, lsrc2, lsrc3 = UInt(5.W)
110  val ldest = UInt(5.W)
111  val fuType = FuType()
112  val fuOpType = FuOpType()
113  val rfWen = Bool()
114  val fpWen = Bool()
115  val isXSTrap = Bool()
116  val noSpecExec = Bool()  // This inst can not be speculated
117  val isBlocked  = Bool()  // This inst requires pipeline to be blocked
118  val isRVF = Bool()
119  val imm = UInt(XLEN.W)
120}
121
122class CfCtrl extends XSBundle {
123  val cf = new CtrlFlow
124  val ctrl = new CtrlSignals
125  val brTag = new BrqPtr
126}
127
128trait HasRoqIdx { this: HasXSParameter =>
129  val roqIdx = UInt(RoqIdxWidth.W)
130  def needFlush(redirect: Valid[Redirect]): Bool = {
131    redirect.valid && Mux(
132      this.roqIdx.head(1) === redirect.bits.roqIdx.head(1),
133      this.roqIdx.tail(1) > redirect.bits.roqIdx.tail(1),
134      this.roqIdx.tail(1) < redirect.bits.roqIdx.tail(1)
135    )
136  }
137}
138
139// CfCtrl -> MicroOp at Rename Stage
140class MicroOp extends CfCtrl with HasRoqIdx {
141  val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W)
142  val src1State, src2State, src3State = SrcState()
143}
144
145class Redirect extends XSBundle with HasRoqIdx {
146  val isException = Bool()
147  val isMisPred = Bool()
148  val isReplay = Bool()
149  val pc = UInt(VAddrBits.W)
150  val target = UInt(VAddrBits.W)
151  val brTag = new BrqPtr
152}
153
154class Dp1ToDp2IO extends XSBundle {
155  val intDqToDp2 = Vec(IntDqDeqWidth, DecoupledIO(new MicroOp))
156  val fpDqToDp2 = Vec(FpDqDeqWidth, DecoupledIO(new MicroOp))
157  val lsDqToDp2 = Vec(LsDqDeqWidth, DecoupledIO(new MicroOp))
158}
159
160class DebugBundle extends XSBundle{
161  val isMMIO = Bool()
162}
163
164class ExuInput extends XSBundle {
165  val uop = new MicroOp
166  val src1, src2, src3 = UInt(XLEN.W)
167}
168
169class ExuOutput extends XSBundle {
170  val uop = new MicroOp
171  val data = UInt(XLEN.W)
172  val redirectValid = Bool()
173  val redirect = new Redirect
174  val brUpdate = new BranchUpdateInfo
175  val debug = new DebugBundle
176}
177
178class ExuIO extends XSBundle {
179  val in = Flipped(DecoupledIO(new ExuInput))
180  val redirect = Flipped(ValidIO(new Redirect))
181  val out = DecoupledIO(new ExuOutput)
182  // for csr
183  val exception = Flipped(ValidIO(new MicroOp))
184  // for Lsu
185  val dmem = new SimpleBusUC
186  val scommit = Input(UInt(3.W))
187}
188
189class RoqCommit extends XSBundle {
190  val uop = new MicroOp
191  val isWalk = Bool()
192}
193
194class FrontendToBackendIO extends XSBundle {
195  // to backend end
196  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
197  // from backend
198  val redirect = Flipped(ValidIO(new Redirect))
199  val outOfOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo))
200  val inOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo))
201}
202