xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision deb6421e9ab9b7980dc6c429456fc7bd2161357b)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan
18
19import chisel3._
20import chisel3.util._
21import xiangshan.backend.rob.RobPtr
22import xiangshan.backend.CtrlToFtqIO
23import xiangshan.backend.decode.{ImmUnion, XDecode}
24import xiangshan.mem.{LqPtr, SqPtr}
25import xiangshan.frontend.PreDecodeInfo
26import xiangshan.frontend.HasBPUParameter
27import xiangshan.frontend.{AllFoldedHistories, CircularGlobalHistory, GlobalHistory, ShiftingGlobalHistory}
28import xiangshan.frontend.RASEntry
29import xiangshan.frontend.BPUCtrl
30import xiangshan.frontend.FtqPtr
31import xiangshan.frontend.CGHPtr
32import xiangshan.frontend.FtqRead
33import xiangshan.frontend.FtqToCtrlIO
34import utils._
35
36import scala.math.max
37import Chisel.experimental.chiselName
38import chipsalliance.rocketchip.config.Parameters
39import chisel3.util.BitPat.bitPatToUInt
40import xiangshan.backend.exu.ExuConfig
41import xiangshan.backend.fu.PMPEntry
42import xiangshan.frontend.Ftq_Redirect_SRAMEntry
43import xiangshan.frontend.AllFoldedHistories
44import xiangshan.frontend.AllAheadFoldedHistoryOldestBits
45
46class ValidUndirectioned[T <: Data](gen: T) extends Bundle {
47  val valid = Bool()
48  val bits = gen.cloneType.asInstanceOf[T]
49
50}
51
52object ValidUndirectioned {
53  def apply[T <: Data](gen: T) = {
54    new ValidUndirectioned[T](gen)
55  }
56}
57
58object RSFeedbackType {
59  val tlbMiss = 0.U(3.W)
60  val mshrFull = 1.U(3.W)
61  val dataInvalid = 2.U(3.W)
62  val bankConflict = 3.U(3.W)
63  val ldVioCheckRedo = 4.U(3.W)
64
65  val feedbackInvalid = 7.U(3.W)
66
67  def apply() = UInt(3.W)
68}
69
70class PredictorAnswer(implicit p: Parameters) extends XSBundle {
71  val hit    = if (!env.FPGAPlatform) Bool() else UInt(0.W)
72  val taken  = if (!env.FPGAPlatform) Bool() else UInt(0.W)
73  val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W)
74}
75
76class CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter {
77  // from backend
78  val pc = UInt(VAddrBits.W)
79  // frontend -> backend -> frontend
80  val pd = new PreDecodeInfo
81  val rasSp = UInt(log2Up(RasSize).W)
82  val rasEntry = new RASEntry
83  // val hist = new ShiftingGlobalHistory
84  val folded_hist = new AllFoldedHistories(foldedGHistInfos)
85  val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos)
86  val lastBrNumOH = UInt((numBr+1).W)
87  val ghr = UInt(UbtbGHRLength.W)
88  val histPtr = new CGHPtr
89  val specCnt = Vec(numBr, UInt(10.W))
90  // need pipeline update
91  val br_hit = Bool()
92  val predTaken = Bool()
93  val target = UInt(VAddrBits.W)
94  val taken = Bool()
95  val isMisPred = Bool()
96  val shift = UInt((log2Ceil(numBr)+1).W)
97  val addIntoHist = Bool()
98
99  def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = {
100    // this.hist := entry.ghist
101    this.folded_hist := entry.folded_hist
102    this.lastBrNumOH := entry.lastBrNumOH
103    this.afhob := entry.afhob
104    this.histPtr := entry.histPtr
105    this.rasSp := entry.rasSp
106    this.rasEntry := entry.rasTop
107    this
108  }
109}
110
111// Dequeue DecodeWidth insts from Ibuffer
112class CtrlFlow(implicit p: Parameters) extends XSBundle {
113  val instr = UInt(32.W)
114  val pc = UInt(VAddrBits.W)
115  val foldpc = UInt(MemPredPCWidth.W)
116  val exceptionVec = ExceptionVec()
117  val trigger = new TriggerCf
118  val pd = new PreDecodeInfo
119  val pred_taken = Bool()
120  val crossPageIPFFix = Bool()
121  val storeSetHit = Bool() // inst has been allocated an store set
122  val waitForRobIdx = new RobPtr // store set predicted previous store robIdx
123  // Load wait is needed
124  // load inst will not be executed until former store (predicted by mdp) addr calcuated
125  val loadWaitBit = Bool()
126  // If (loadWaitBit && loadWaitStrict), strict load wait is needed
127  // load inst will not be executed until ALL former store addr calcuated
128  val loadWaitStrict = Bool()
129  val ssid = UInt(SSIDWidth.W)
130  val ftqPtr = new FtqPtr
131  val ftqOffset = UInt(log2Up(PredictWidth).W)
132}
133
134
135class FPUCtrlSignals(implicit p: Parameters) extends XSBundle {
136  val isAddSub = Bool() // swap23
137  val typeTagIn = UInt(1.W)
138  val typeTagOut = UInt(1.W)
139  val fromInt = Bool()
140  val wflags = Bool()
141  val fpWen = Bool()
142  val fmaCmd = UInt(2.W)
143  val div = Bool()
144  val sqrt = Bool()
145  val fcvt = Bool()
146  val typ = UInt(2.W)
147  val fmt = UInt(2.W)
148  val ren3 = Bool() //TODO: remove SrcType.fp
149  val rm = UInt(3.W)
150}
151
152// Decode DecodeWidth insts at Decode Stage
153class CtrlSignals(implicit p: Parameters) extends XSBundle {
154  val srcType = Vec(3, SrcType())
155  val lsrc = Vec(3, UInt(5.W))
156  val ldest = UInt(5.W)
157  val fuType = FuType()
158  val fuOpType = FuOpType()
159  val rfWen = Bool()
160  val fpWen = Bool()
161  val vecWen = Bool()
162  val isXSTrap = Bool()
163  val noSpecExec = Bool() // wait forward
164  val blockBackward = Bool() // block backward
165  val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit
166  val selImm = SelImm()
167  val imm = UInt(ImmUnion.maxLen.W)
168  val commitType = CommitType()
169  val fpu = new FPUCtrlSignals
170  val isMove = Bool()
171  val singleStep = Bool()
172  // This inst will flush all the pipe when it is the oldest inst in ROB,
173  // then replay from this inst itself
174  val replayInst = Bool()
175
176  private def allSignals = srcType ++ Seq(fuType, fuOpType, rfWen, fpWen,
177    isXSTrap, noSpecExec, blockBackward, flushPipe, selImm)
178
179  def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = {
180    val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table)
181    allSignals zip decoder foreach { case (s, d) => s := d }
182    commitType := DontCare
183    this
184  }
185
186  def decode(bit: List[BitPat]): CtrlSignals = {
187    allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d }
188    this
189  }
190
191  def isWFI: Bool = fuType === FuType.csr && fuOpType === CSROpType.wfi
192  def isSoftPrefetch: Bool = {
193    fuType === FuType.alu && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U
194  }
195}
196
197class CfCtrl(implicit p: Parameters) extends XSBundle {
198  val cf = new CtrlFlow
199  val ctrl = new CtrlSignals
200}
201
202class PerfDebugInfo(implicit p: Parameters) extends XSBundle {
203  val eliminatedMove = Bool()
204  // val fetchTime = UInt(64.W)
205  val renameTime = UInt(XLEN.W)
206  val dispatchTime = UInt(XLEN.W)
207  val enqRsTime = UInt(XLEN.W)
208  val selectTime = UInt(XLEN.W)
209  val issueTime = UInt(XLEN.W)
210  val writebackTime = UInt(XLEN.W)
211  // val commitTime = UInt(64.W)
212  val runahead_checkpoint_id = UInt(64.W)
213}
214
215// Separate LSQ
216class LSIdx(implicit p: Parameters) extends XSBundle {
217  val lqIdx = new LqPtr
218  val sqIdx = new SqPtr
219}
220
221// CfCtrl -> MicroOp at Rename Stage
222class MicroOp(implicit p: Parameters) extends CfCtrl {
223  val srcState = Vec(3, SrcState())
224  val psrc = Vec(3, UInt(PhyRegIdxWidth.W))
225  val pdest = UInt(PhyRegIdxWidth.W)
226  val old_pdest = UInt(PhyRegIdxWidth.W)
227  val robIdx = new RobPtr
228  val lqIdx = new LqPtr
229  val sqIdx = new SqPtr
230  val eliminatedMove = Bool()
231  val debugInfo = new PerfDebugInfo
232  def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = {
233    val stateReady = srcState(index) === SrcState.rdy || ignoreState.B
234    val readReg = if (isFp) {
235      ctrl.srcType(index) === SrcType.fp
236    } else {
237      ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U
238    }
239    readReg && stateReady
240  }
241  def srcIsReady: Vec[Bool] = {
242    VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy })
243  }
244  def clearExceptions(
245    exceptionBits: Seq[Int] = Seq(),
246    flushPipe: Boolean = false,
247    replayInst: Boolean = false
248  ): MicroOp = {
249    cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B)
250    if (!flushPipe) { ctrl.flushPipe := false.B }
251    if (!replayInst) { ctrl.replayInst := false.B }
252    this
253  }
254  // Assume only the LUI instruction is decoded with IMM_U in ALU.
255  def isLUI: Bool = ctrl.selImm === SelImm.IMM_U && ctrl.fuType === FuType.alu
256  // This MicroOp is used to wakeup another uop (the successor: (psrc, srcType).
257  def wakeup(successor: Seq[(UInt, UInt)], exuCfg: ExuConfig): Seq[(Bool, Bool)] = {
258    successor.map{ case (src, srcType) =>
259      val pdestMatch = pdest === src
260      // For state: no need to check whether src is x0/imm/pc because they are always ready.
261      val rfStateMatch = if (exuCfg.readIntRf) ctrl.rfWen else false.B
262      val fpMatch = if (exuCfg.readFpRf) ctrl.fpWen else false.B
263      val bothIntFp = exuCfg.readIntRf && exuCfg.readFpRf
264      val bothStateMatch = Mux(SrcType.isFp(srcType), fpMatch, rfStateMatch)
265      val stateCond = pdestMatch && (if (bothIntFp) bothStateMatch else rfStateMatch || fpMatch)
266      // For data: types are matched and int pdest is not $zero.
267      val rfDataMatch = if (exuCfg.readIntRf) ctrl.rfWen && src =/= 0.U else false.B
268      val dataCond = pdestMatch && (rfDataMatch && SrcType.isReg(srcType) || fpMatch && SrcType.isFp(srcType))
269      (stateCond, dataCond)
270    }
271  }
272  // This MicroOp is used to wakeup another uop (the successor: MicroOp).
273  def wakeup(successor: MicroOp, exuCfg: ExuConfig): Seq[(Bool, Bool)] = {
274    wakeup(successor.psrc.zip(successor.ctrl.srcType), exuCfg)
275  }
276  def isJump: Bool = FuType.isJumpExu(ctrl.fuType)
277}
278
279class XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle {
280  val uop = new MicroOp
281}
282
283class MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp {
284  val flag = UInt(1.W)
285}
286
287class Redirect(implicit p: Parameters) extends XSBundle {
288  val robIdx = new RobPtr
289  val ftqIdx = new FtqPtr
290  val ftqOffset = UInt(log2Up(PredictWidth).W)
291  val level = RedirectLevel()
292  val interrupt = Bool()
293  val cfiUpdate = new CfiUpdateInfo
294
295  val stFtqIdx = new FtqPtr // for load violation predict
296  val stFtqOffset = UInt(log2Up(PredictWidth).W)
297
298  val debug_runahead_checkpoint_id = UInt(64.W)
299
300  // def isUnconditional() = RedirectLevel.isUnconditional(level)
301  def flushItself() = RedirectLevel.flushItself(level)
302  // def isException() = RedirectLevel.isException(level)
303}
304
305class Dp1ToDp2IO(implicit p: Parameters) extends XSBundle {
306  val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp))
307  val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp))
308  val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp))
309}
310
311class ResetPregStateReq(implicit p: Parameters) extends XSBundle {
312  // NOTE: set isInt and isFp both to 'false' when invalid
313  val isInt = Bool()
314  val isFp = Bool()
315  val preg = UInt(PhyRegIdxWidth.W)
316}
317
318class DebugBundle(implicit p: Parameters) extends XSBundle {
319  val isMMIO = Bool()
320  val isPerfCnt = Bool()
321  val paddr = UInt(PAddrBits.W)
322  val vaddr = UInt(VAddrBits.W)
323}
324
325class ExuInput(implicit p: Parameters) extends XSBundleWithMicroOp {
326  val src = Vec(3, UInt(XLEN.W))
327}
328
329class ExuOutput(implicit p: Parameters) extends XSBundleWithMicroOp {
330  val data = UInt(XLEN.W)
331  val fflags = UInt(5.W)
332  val redirectValid = Bool()
333  val redirect = new Redirect
334  val debug = new DebugBundle
335}
336
337class ExternalInterruptIO(implicit p: Parameters) extends XSBundle {
338  val mtip = Input(Bool())
339  val msip = Input(Bool())
340  val meip = Input(Bool())
341  val seip = Input(Bool())
342  val debug = Input(Bool())
343}
344
345class CSRSpecialIO(implicit p: Parameters) extends XSBundle {
346  val exception = Flipped(ValidIO(new MicroOp))
347  val isInterrupt = Input(Bool())
348  val memExceptionVAddr = Input(UInt(VAddrBits.W))
349  val trapTarget = Output(UInt(VAddrBits.W))
350  val externalInterrupt = new ExternalInterruptIO
351  val interrupt = Output(Bool())
352}
353
354class ExceptionInfo(implicit p: Parameters) extends XSBundleWithMicroOp {
355  val isInterrupt = Bool()
356}
357
358class RobCommitInfo(implicit p: Parameters) extends XSBundle {
359  val ldest = UInt(5.W)
360  val rfWen = Bool()
361  val fpWen = Bool()
362  val vecWen = Bool()
363  val wflags = Bool()
364  val commitType = CommitType()
365  val pdest = UInt(PhyRegIdxWidth.W)
366  val old_pdest = UInt(PhyRegIdxWidth.W)
367  val ftqIdx = new FtqPtr
368  val ftqOffset = UInt(log2Up(PredictWidth).W)
369  val isMove = Bool()
370
371  // these should be optimized for synthesis verilog
372  val pc = UInt(VAddrBits.W)
373}
374
375class RobCommitIO(implicit p: Parameters) extends XSBundle {
376  val isCommit = Bool()
377  val commitValid = Vec(CommitWidth, Bool())
378
379  val isWalk = Bool()
380  // valid bits optimized for walk
381  val walkValid = Vec(CommitWidth, Bool())
382
383  val info = Vec(CommitWidth, new RobCommitInfo)
384
385  def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR
386  def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR
387}
388
389class RSFeedback(implicit p: Parameters) extends XSBundle {
390  val rsIdx = UInt(log2Up(IssQueSize).W)
391  val hit = Bool()
392  val flushState = Bool()
393  val sourceType = RSFeedbackType()
394  val dataInvalidSqIdx = new SqPtr
395}
396
397class MemRSFeedbackIO(implicit p: Parameters) extends XSBundle {
398  // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO
399  // for instance: MemRSFeedbackIO()(updateP)
400  val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss
401  val feedbackFast = ValidIO(new RSFeedback()) // bank conflict
402  val rsIdx = Input(UInt(log2Up(IssQueSize).W))
403  val isFirstIssue = Input(Bool())
404}
405
406class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle {
407  // to backend end
408  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
409  val fromFtq = new FtqToCtrlIO
410  // from backend
411  val toFtq = Flipped(new CtrlToFtqIO)
412}
413
414class SatpStruct(implicit p: Parameters) extends XSBundle {
415  val mode = UInt(4.W)
416  val asid = UInt(16.W)
417  val ppn  = UInt(44.W)
418}
419
420class TlbSatpBundle(implicit p: Parameters) extends SatpStruct {
421  val changed = Bool()
422
423  def apply(satp_value: UInt): Unit = {
424    require(satp_value.getWidth == XLEN)
425    val sa = satp_value.asTypeOf(new SatpStruct)
426    mode := sa.mode
427    asid := sa.asid
428    ppn := Cat(0.U(44-PAddrBits), sa.ppn(PAddrBits-1, 0)).asUInt()
429    changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush
430  }
431}
432
433class TlbCsrBundle(implicit p: Parameters) extends XSBundle {
434  val satp = new TlbSatpBundle()
435  val priv = new Bundle {
436    val mxr = Bool()
437    val sum = Bool()
438    val imode = UInt(2.W)
439    val dmode = UInt(2.W)
440  }
441
442  override def toPrintable: Printable = {
443    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
444      p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
445  }
446}
447
448class SfenceBundle(implicit p: Parameters) extends XSBundle {
449  val valid = Bool()
450  val bits = new Bundle {
451    val rs1 = Bool()
452    val rs2 = Bool()
453    val addr = UInt(VAddrBits.W)
454    val asid = UInt(AsidLength.W)
455    val flushPipe = Bool()
456  }
457
458  override def toPrintable: Printable = {
459    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}"
460  }
461}
462
463// Bundle for load violation predictor updating
464class MemPredUpdateReq(implicit p: Parameters) extends XSBundle  {
465  val valid = Bool()
466
467  // wait table update
468  val waddr = UInt(MemPredPCWidth.W)
469  val wdata = Bool() // true.B by default
470
471  // store set update
472  // by default, ldpc/stpc should be xor folded
473  val ldpc = UInt(MemPredPCWidth.W)
474  val stpc = UInt(MemPredPCWidth.W)
475}
476
477class CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle {
478  // Prefetcher
479  val l1I_pf_enable = Output(Bool())
480  val l2_pf_enable = Output(Bool())
481  // ICache
482  val icache_parity_enable = Output(Bool())
483  // Labeled XiangShan
484  val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter
485  // Load violation predictor
486  val lvpred_disable = Output(Bool())
487  val no_spec_load = Output(Bool())
488  val storeset_wait_store = Output(Bool())
489  val storeset_no_fast_wakeup = Output(Bool())
490  val lvpred_timeout = Output(UInt(5.W))
491  // Branch predictor
492  val bp_ctrl = Output(new BPUCtrl)
493  // Memory Block
494  val sbuffer_threshold = Output(UInt(4.W))
495  val ldld_vio_check_enable = Output(Bool())
496  val soft_prefetch_enable = Output(Bool())
497  val cache_error_enable = Output(Bool())
498  val uncache_write_outstanding_enable = Output(Bool())
499  // Rename
500  val fusion_enable = Output(Bool())
501  val wfi_enable = Output(Bool())
502  // Decode
503  val svinval_enable = Output(Bool())
504
505  // distribute csr write signal
506  val distribute_csr = new DistributedCSRIO()
507
508  val singlestep = Output(Bool())
509  val frontend_trigger = new FrontendTdataDistributeIO()
510  val mem_trigger = new MemTdataDistributeIO()
511  val trigger_enable = Output(Vec(10, Bool()))
512}
513
514class DistributedCSRIO(implicit p: Parameters) extends XSBundle {
515  // CSR has been written by csr inst, copies of csr should be updated
516  val w = ValidIO(new Bundle {
517    val addr = Output(UInt(12.W))
518    val data = Output(UInt(XLEN.W))
519  })
520}
521
522class DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle {
523  // Request csr to be updated
524  //
525  // Note that this request will ONLY update CSR Module it self,
526  // copies of csr will NOT be updated, use it with care!
527  //
528  // For each cycle, no more than 1 DistributedCSRUpdateReq is valid
529  val w = ValidIO(new Bundle {
530    val addr = Output(UInt(12.W))
531    val data = Output(UInt(XLEN.W))
532  })
533  def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = {
534    when(valid){
535      w.bits.addr := addr
536      w.bits.data := data
537    }
538    println("Distributed CSR update req registered for " + src_description)
539  }
540}
541
542class L1CacheErrorInfo(implicit p: Parameters) extends XSBundle {
543  // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR
544  val source = Output(new Bundle() {
545    val tag = Bool() // l1 tag array
546    val data = Bool() // l1 data array
547    val l2 = Bool()
548  })
549  val opType = Output(new Bundle() {
550    val fetch = Bool()
551    val load = Bool()
552    val store = Bool()
553    val probe = Bool()
554    val release = Bool()
555    val atom = Bool()
556  })
557  val paddr = Output(UInt(PAddrBits.W))
558
559  // report error and paddr to beu
560  // bus error unit will receive error info iff ecc_error.valid
561  val report_to_beu = Output(Bool())
562
563  // there is an valid error
564  // l1 cache error will always be report to CACHE_ERROR csr
565  val valid = Output(Bool())
566
567  def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = {
568    val beu_info = Wire(new L1BusErrorUnitInfo)
569    beu_info.ecc_error.valid := report_to_beu
570    beu_info.ecc_error.bits := paddr
571    beu_info
572  }
573}
574
575/* TODO how to trigger on next inst?
5761. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep
5772. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set
578xret csr to pc + 4/ + 2
5792.5 The problem is to let it commit. This is the real TODO
5803. If it is load and hit before just treat it as regular load exception
581 */
582
583// This bundle carries trigger hit info along the pipeline
584// Now there are 10 triggers divided into 5 groups of 2
585// These groups are
586// (if if) (store store) (load loid) (if store) (if load)
587
588// Triggers in the same group can chain, meaning that they only
589// fire is both triggers in the group matches (the triggerHitVec bit is asserted)
590// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i)
591// Timing of 0 means trap at current inst, 1 means trap at next inst
592// Chaining and timing and the validness of a trigger is controlled by csr
593// In two chained triggers, if they have different timing, both won't fire
594//class TriggerCf (implicit p: Parameters) extends XSBundle {
595//  val triggerHitVec = Vec(10, Bool())
596//  val triggerTiming = Vec(10, Bool())
597//  val triggerChainVec = Vec(5, Bool())
598//}
599
600class TriggerCf(implicit p: Parameters) extends XSBundle {
601  // frontend
602  val frontendHit = Vec(4, Bool())
603//  val frontendTiming = Vec(4, Bool())
604//  val frontendHitNext = Vec(4, Bool())
605
606//  val frontendException = Bool()
607  // backend
608  val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4)
609  val backendHit = Vec(6, Bool())
610//  val backendTiming = Vec(6, Bool()) // trigger enable fro chain
611
612  // Two situations not allowed:
613  // 1. load data comparison
614  // 2. store chaining with store
615  def getHitFrontend = frontendHit.reduce(_ || _)
616  def getHitBackend = backendHit.reduce(_ || _)
617  def hit = getHitFrontend || getHitBackend
618  def clear(): Unit = {
619    frontendHit.foreach(_ := false.B)
620    backendEn.foreach(_ := false.B)
621    backendHit.foreach(_ := false.B)
622  }
623}
624
625// these 3 bundles help distribute trigger control signals from CSR
626// to Frontend, Load and Store.
627class FrontendTdataDistributeIO(implicit p: Parameters)  extends XSBundle {
628    val t = Valid(new Bundle {
629      val addr = Output(UInt(2.W))
630      val tdata = new MatchTriggerIO
631    })
632  }
633
634class MemTdataDistributeIO(implicit p: Parameters)  extends XSBundle {
635  val t = Valid(new Bundle {
636    val addr = Output(UInt(3.W))
637    val tdata = new MatchTriggerIO
638  })
639}
640
641class MatchTriggerIO(implicit p: Parameters) extends XSBundle {
642  val matchType = Output(UInt(2.W))
643  val select = Output(Bool())
644  val timing = Output(Bool())
645  val action = Output(Bool())
646  val chain = Output(Bool())
647  val tdata2 = Output(UInt(64.W))
648}
649