1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan 18 19import chisel3._ 20import chisel3.util._ 21import xiangshan.backend.rob.RobPtr 22import xiangshan.backend.CtrlToFtqIO 23import xiangshan.backend.decode.{ImmUnion, XDecode} 24import xiangshan.mem.{LqPtr, SqPtr} 25import xiangshan.frontend.PreDecodeInfo 26import xiangshan.frontend.HasBPUParameter 27import xiangshan.frontend.{AllFoldedHistories, CircularGlobalHistory, GlobalHistory, ShiftingGlobalHistory} 28import xiangshan.frontend.RASEntry 29import xiangshan.frontend.BPUCtrl 30import xiangshan.frontend.FtqPtr 31import xiangshan.frontend.CGHPtr 32import xiangshan.frontend.FtqRead 33import xiangshan.frontend.FtqToCtrlIO 34import utils._ 35import utility._ 36 37import scala.math.max 38import Chisel.experimental.chiselName 39import chipsalliance.rocketchip.config.Parameters 40import chisel3.util.BitPat.bitPatToUInt 41import xiangshan.backend.exu.ExuConfig 42import xiangshan.backend.fu.PMPEntry 43import xiangshan.frontend.Ftq_Redirect_SRAMEntry 44import xiangshan.frontend.AllFoldedHistories 45import xiangshan.frontend.AllAheadFoldedHistoryOldestBits 46 47class ValidUndirectioned[T <: Data](gen: T) extends Bundle { 48 val valid = Bool() 49 val bits = gen.cloneType.asInstanceOf[T] 50 51} 52 53object ValidUndirectioned { 54 def apply[T <: Data](gen: T) = { 55 new ValidUndirectioned[T](gen) 56 } 57} 58 59object RSFeedbackType { 60 val tlbMiss = 0.U(3.W) 61 val mshrFull = 1.U(3.W) 62 val dataInvalid = 2.U(3.W) 63 val bankConflict = 3.U(3.W) 64 val ldVioCheckRedo = 4.U(3.W) 65 66 val feedbackInvalid = 7.U(3.W) 67 68 def apply() = UInt(3.W) 69} 70 71class PredictorAnswer(implicit p: Parameters) extends XSBundle { 72 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 73 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 74 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 75} 76 77class CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 78 // from backend 79 val pc = UInt(VAddrBits.W) 80 // frontend -> backend -> frontend 81 val pd = new PreDecodeInfo 82 val rasSp = UInt(log2Up(RasSize).W) 83 val rasEntry = new RASEntry 84 // val hist = new ShiftingGlobalHistory 85 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 86 val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos) 87 val lastBrNumOH = UInt((numBr+1).W) 88 val ghr = UInt(UbtbGHRLength.W) 89 val histPtr = new CGHPtr 90 val specCnt = Vec(numBr, UInt(10.W)) 91 // need pipeline update 92 val br_hit = Bool() 93 val predTaken = Bool() 94 val target = UInt(VAddrBits.W) 95 val taken = Bool() 96 val isMisPred = Bool() 97 val shift = UInt((log2Ceil(numBr)+1).W) 98 val addIntoHist = Bool() 99 100 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 101 // this.hist := entry.ghist 102 this.folded_hist := entry.folded_hist 103 this.lastBrNumOH := entry.lastBrNumOH 104 this.afhob := entry.afhob 105 this.histPtr := entry.histPtr 106 this.rasSp := entry.rasSp 107 this.rasEntry := entry.rasTop 108 this 109 } 110} 111 112// Dequeue DecodeWidth insts from Ibuffer 113class CtrlFlow(implicit p: Parameters) extends XSBundle { 114 val instr = UInt(32.W) 115 val pc = UInt(VAddrBits.W) 116 val foldpc = UInt(MemPredPCWidth.W) 117 val exceptionVec = ExceptionVec() 118 val trigger = new TriggerCf 119 val pd = new PreDecodeInfo 120 val pred_taken = Bool() 121 val crossPageIPFFix = Bool() 122 val storeSetHit = Bool() // inst has been allocated an store set 123 val waitForRobIdx = new RobPtr // store set predicted previous store robIdx 124 // Load wait is needed 125 // load inst will not be executed until former store (predicted by mdp) addr calcuated 126 val loadWaitBit = Bool() 127 // If (loadWaitBit && loadWaitStrict), strict load wait is needed 128 // load inst will not be executed until ALL former store addr calcuated 129 val loadWaitStrict = Bool() 130 val ssid = UInt(SSIDWidth.W) 131 val ftqPtr = new FtqPtr 132 val ftqOffset = UInt(log2Up(PredictWidth).W) 133} 134 135 136class FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 137 val isAddSub = Bool() // swap23 138 val typeTagIn = UInt(1.W) 139 val typeTagOut = UInt(1.W) 140 val fromInt = Bool() 141 val wflags = Bool() 142 val fpWen = Bool() 143 val fmaCmd = UInt(2.W) 144 val div = Bool() 145 val sqrt = Bool() 146 val fcvt = Bool() 147 val typ = UInt(2.W) 148 val fmt = UInt(2.W) 149 val ren3 = Bool() //TODO: remove SrcType.fp 150 val rm = UInt(3.W) 151} 152 153class VType(implicit p: Parameters) extends XSBundle { 154 val vma = Bool() 155 val vta = Bool() 156 val vsew = UInt(3.W) 157 val vlmul = UInt(3.W) 158} 159 160class VConfig(implicit p: Parameters) extends XSBundle { 161 val vl = UInt(8.W) 162 val vtype = new VType 163} 164 165// Decode DecodeWidth insts at Decode Stage 166class CtrlSignals(implicit p: Parameters) extends XSBundle { 167 val debug_globalID = UInt(XLEN.W) 168 val srcType = Vec(4, SrcType()) 169 val lsrc = Vec(4, UInt(6.W)) 170 val ldest = UInt(6.W) 171 val fuType = FuType() 172 val fuOpType = FuOpType() 173 val rfWen = Bool() 174 val fpWen = Bool() 175 val vecWen = Bool() 176 def fpVecWen = fpWen || vecWen 177 val isXSTrap = Bool() 178 val noSpecExec = Bool() // wait forward 179 val blockBackward = Bool() // block backward 180 val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 181 val selImm = SelImm() 182 val imm = UInt(ImmUnion.maxLen.W) 183 val commitType = CommitType() 184 val fpu = new FPUCtrlSignals 185 val uopIdx = UInt(5.W) 186 val vconfig = new VConfig 187 val isMove = Bool() 188 val singleStep = Bool() 189 // This inst will flush all the pipe when it is the oldest inst in ROB, 190 // then replay from this inst itself 191 val replayInst = Bool() 192 193 private def allSignals = srcType.take(3) ++ Seq(fuType, fuOpType, rfWen, fpWen, vecWen, 194 isXSTrap, noSpecExec, blockBackward, flushPipe, selImm) 195 196 def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 197 val decoder: Seq[UInt] = ListLookup( 198 inst, XDecode.decodeDefault.map(bitPatToUInt), 199 table.map{ case (pat, pats) => (pat, pats.map(bitPatToUInt)) }.toArray 200 ) 201 allSignals zip decoder foreach { case (s, d) => s := d } 202 commitType := DontCare 203 this 204 } 205 206 def decode(bit: List[BitPat]): CtrlSignals = { 207 allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 208 this 209 } 210 211 def isWFI: Bool = fuType === FuType.csr && fuOpType === CSROpType.wfi 212 def isSoftPrefetch: Bool = { 213 fuType === FuType.alu && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U 214 } 215} 216 217class CfCtrl(implicit p: Parameters) extends XSBundle { 218 val cf = new CtrlFlow 219 val ctrl = new CtrlSignals 220} 221 222class PerfDebugInfo(implicit p: Parameters) extends XSBundle { 223 val eliminatedMove = Bool() 224 // val fetchTime = UInt(XLEN.W) 225 val renameTime = UInt(XLEN.W) 226 val dispatchTime = UInt(XLEN.W) 227 val enqRsTime = UInt(XLEN.W) 228 val selectTime = UInt(XLEN.W) 229 val issueTime = UInt(XLEN.W) 230 val writebackTime = UInt(XLEN.W) 231 // val commitTime = UInt(XLEN.W) 232 val runahead_checkpoint_id = UInt(XLEN.W) 233 val tlbFirstReqTime = UInt(XLEN.W) 234 val tlbRespTime = UInt(XLEN.W) // when getting hit result (including delay in L2TLB hit) 235} 236 237// Separate LSQ 238class LSIdx(implicit p: Parameters) extends XSBundle { 239 val lqIdx = new LqPtr 240 val sqIdx = new SqPtr 241} 242 243// CfCtrl -> MicroOp at Rename Stage 244class MicroOp(implicit p: Parameters) extends CfCtrl { 245 val srcState = Vec(4, SrcState()) 246 val psrc = Vec(4, UInt(PhyRegIdxWidth.W)) 247 val pdest = UInt(PhyRegIdxWidth.W) 248 val old_pdest = UInt(PhyRegIdxWidth.W) 249 val robIdx = new RobPtr 250 val lqIdx = new LqPtr 251 val sqIdx = new SqPtr 252 val eliminatedMove = Bool() 253 val debugInfo = new PerfDebugInfo 254 def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = { 255 val stateReady = srcState(index) === SrcState.rdy || ignoreState.B 256 val readReg = if (isFp) { 257 ctrl.srcType(index) === SrcType.fp 258 } else { 259 ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U 260 } 261 readReg && stateReady 262 } 263 def srcIsReady: Vec[Bool] = { 264 VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 265 } 266 def clearExceptions( 267 exceptionBits: Seq[Int] = Seq(), 268 flushPipe: Boolean = false, 269 replayInst: Boolean = false 270 ): MicroOp = { 271 cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B) 272 if (!flushPipe) { ctrl.flushPipe := false.B } 273 if (!replayInst) { ctrl.replayInst := false.B } 274 this 275 } 276 // Assume only the LUI instruction is decoded with IMM_U in ALU. 277 def isLUI: Bool = ctrl.selImm === SelImm.IMM_U && ctrl.fuType === FuType.alu 278 // This MicroOp is used to wakeup another uop (the successor: (psrc, srcType). 279 def wakeup(successor: Seq[(UInt, UInt)], exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 280 successor.map{ case (src, srcType) => 281 val pdestMatch = pdest === src 282 // For state: no need to check whether src is x0/imm/pc because they are always ready. 283 val rfStateMatch = if (exuCfg.readIntRf) ctrl.rfWen else false.B 284 // FIXME: divide fpMatch and vecMatch then 285 val fpMatch = if (exuCfg.readFpRf) ctrl.fpWen else false.B 286 val vecMatch = if (exuCfg.readVecRf) ctrl.vecWen else false.B 287 val allIntFpVec = exuCfg.readIntRf && exuCfg.readFpVecRf 288 val allStateMatch = Mux(SrcType.isVp(srcType), vecMatch, Mux(SrcType.isFp(srcType), fpMatch, rfStateMatch)) 289 val stateCond = pdestMatch && (if (allIntFpVec) allStateMatch else rfStateMatch || fpMatch || vecMatch) 290 // For data: types are matched and int pdest is not $zero. 291 val rfDataMatch = if (exuCfg.readIntRf) ctrl.rfWen && src =/= 0.U else false.B 292 val dataCond = pdestMatch && (rfDataMatch && SrcType.isReg(srcType) || fpMatch && SrcType.isFp(srcType) || vecMatch && SrcType.isVp(srcType)) 293 (stateCond, dataCond) 294 } 295 } 296 // This MicroOp is used to wakeup another uop (the successor: MicroOp). 297 def wakeup(successor: MicroOp, exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 298 wakeup(successor.psrc.zip(successor.ctrl.srcType), exuCfg) 299 } 300 def isJump: Bool = FuType.isJumpExu(ctrl.fuType) 301} 302 303class XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle { 304 val uop = new MicroOp 305} 306 307class MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp { 308 val flag = UInt(1.W) 309} 310 311class Redirect(implicit p: Parameters) extends XSBundle { 312 val robIdx = new RobPtr 313 val ftqIdx = new FtqPtr 314 val ftqOffset = UInt(log2Up(PredictWidth).W) 315 val level = RedirectLevel() 316 val interrupt = Bool() 317 val cfiUpdate = new CfiUpdateInfo 318 319 val stFtqIdx = new FtqPtr // for load violation predict 320 val stFtqOffset = UInt(log2Up(PredictWidth).W) 321 322 val debug_runahead_checkpoint_id = UInt(64.W) 323 324 // def isUnconditional() = RedirectLevel.isUnconditional(level) 325 def flushItself() = RedirectLevel.flushItself(level) 326 // def isException() = RedirectLevel.isException(level) 327} 328 329class Dp1ToDp2IO(implicit p: Parameters) extends XSBundle { 330 val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 331 val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 332 val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 333} 334 335class ResetPregStateReq(implicit p: Parameters) extends XSBundle { 336 // NOTE: set isInt and isFp both to 'false' when invalid 337 val isInt = Bool() 338 val isFp = Bool() 339 val preg = UInt(PhyRegIdxWidth.W) 340} 341 342class DebugBundle(implicit p: Parameters) extends XSBundle { 343 val isMMIO = Bool() 344 val isPerfCnt = Bool() 345 val paddr = UInt(PAddrBits.W) 346 val vaddr = UInt(VAddrBits.W) 347 /* add L/S inst info in EXU */ 348 // val L1toL2TlbLatency = UInt(XLEN.W) 349 // val levelTlbHit = UInt(2.W) 350} 351 352class ExuInput(isVpu: Boolean = false)(implicit p: Parameters) extends XSBundleWithMicroOp { 353 val dataWidth = if (isVpu) VLEN else XLEN 354 355 val src = Vec(3, UInt(dataWidth.W)) 356} 357 358class ExuOutput(isVpu: Boolean = false)(implicit p: Parameters) extends XSBundleWithMicroOp { 359 val dataWidth = if (isVpu) VLEN else XLEN 360 361 val data = UInt(dataWidth.W) 362 val fflags = UInt(5.W) 363 val redirectValid = Bool() 364 val redirect = new Redirect 365 val debug = new DebugBundle 366} 367 368class ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 369 val mtip = Input(Bool()) 370 val msip = Input(Bool()) 371 val meip = Input(Bool()) 372 val seip = Input(Bool()) 373 val debug = Input(Bool()) 374} 375 376class CSRSpecialIO(implicit p: Parameters) extends XSBundle { 377 val exception = Flipped(ValidIO(new MicroOp)) 378 val isInterrupt = Input(Bool()) 379 val memExceptionVAddr = Input(UInt(VAddrBits.W)) 380 val trapTarget = Output(UInt(VAddrBits.W)) 381 val externalInterrupt = new ExternalInterruptIO 382 val interrupt = Output(Bool()) 383} 384 385class ExceptionInfo(implicit p: Parameters) extends XSBundleWithMicroOp { 386 val isInterrupt = Bool() 387} 388 389class RobCommitInfo(implicit p: Parameters) extends XSBundle { 390 val ldest = UInt(6.W) 391 val rfWen = Bool() 392 val fpWen = Bool() 393 val vecWen = Bool() 394 def fpVecWen = fpWen || vecWen 395 val wflags = Bool() 396 val commitType = CommitType() 397 val pdest = UInt(PhyRegIdxWidth.W) 398 val old_pdest = UInt(PhyRegIdxWidth.W) 399 val ftqIdx = new FtqPtr 400 val ftqOffset = UInt(log2Up(PredictWidth).W) 401 val isMove = Bool() 402 403 // these should be optimized for synthesis verilog 404 val pc = UInt(VAddrBits.W) 405 406 val uopIdx = UInt(5.W) 407 val vconfig = new VConfig 408} 409 410class RobCommitIO(implicit p: Parameters) extends XSBundle { 411 val isCommit = Bool() 412 val commitValid = Vec(CommitWidth, Bool()) 413 414 val isWalk = Bool() 415 // valid bits optimized for walk 416 val walkValid = Vec(CommitWidth, Bool()) 417 418 val info = Vec(CommitWidth, new RobCommitInfo) 419 420 def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR 421 def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR 422} 423 424class RSFeedback(implicit p: Parameters) extends XSBundle { 425 val rsIdx = UInt(log2Up(IssQueSize).W) 426 val hit = Bool() 427 val flushState = Bool() 428 val sourceType = RSFeedbackType() 429 val dataInvalidSqIdx = new SqPtr 430} 431 432class MemRSFeedbackIO(implicit p: Parameters) extends XSBundle { 433 // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 434 // for instance: MemRSFeedbackIO()(updateP) 435 val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss 436 val feedbackFast = ValidIO(new RSFeedback()) // bank conflict 437 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 438 val isFirstIssue = Input(Bool()) 439} 440 441class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 442 // to backend end 443 val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 444 val fromFtq = new FtqToCtrlIO 445 // from backend 446 val toFtq = Flipped(new CtrlToFtqIO) 447} 448 449class SatpStruct(implicit p: Parameters) extends XSBundle { 450 val mode = UInt(4.W) 451 val asid = UInt(16.W) 452 val ppn = UInt(44.W) 453} 454 455class TlbSatpBundle(implicit p: Parameters) extends SatpStruct { 456 val changed = Bool() 457 458 def apply(satp_value: UInt): Unit = { 459 require(satp_value.getWidth == XLEN) 460 val sa = satp_value.asTypeOf(new SatpStruct) 461 mode := sa.mode 462 asid := sa.asid 463 ppn := Cat(0.U(44-PAddrBits), sa.ppn(PAddrBits-1, 0)).asUInt() 464 changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 465 } 466} 467 468class TlbCsrBundle(implicit p: Parameters) extends XSBundle { 469 val satp = new TlbSatpBundle() 470 val priv = new Bundle { 471 val mxr = Bool() 472 val sum = Bool() 473 val imode = UInt(2.W) 474 val dmode = UInt(2.W) 475 } 476 477 override def toPrintable: Printable = { 478 p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 479 p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 480 } 481} 482 483class SfenceBundle(implicit p: Parameters) extends XSBundle { 484 val valid = Bool() 485 val bits = new Bundle { 486 val rs1 = Bool() 487 val rs2 = Bool() 488 val addr = UInt(VAddrBits.W) 489 val asid = UInt(AsidLength.W) 490 val flushPipe = Bool() 491 } 492 493 override def toPrintable: Printable = { 494 p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}" 495 } 496} 497 498// Bundle for load violation predictor updating 499class MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 500 val valid = Bool() 501 502 // wait table update 503 val waddr = UInt(MemPredPCWidth.W) 504 val wdata = Bool() // true.B by default 505 506 // store set update 507 // by default, ldpc/stpc should be xor folded 508 val ldpc = UInt(MemPredPCWidth.W) 509 val stpc = UInt(MemPredPCWidth.W) 510} 511 512class CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 513 // Prefetcher 514 val l1I_pf_enable = Output(Bool()) 515 val l2_pf_enable = Output(Bool()) 516 val l1D_pf_enable = Output(Bool()) 517 val l1D_pf_train_on_hit = Output(Bool()) 518 val l1D_pf_enable_agt = Output(Bool()) 519 val l1D_pf_enable_pht = Output(Bool()) 520 val l1D_pf_active_threshold = Output(UInt(4.W)) 521 val l1D_pf_active_stride = Output(UInt(6.W)) 522 val l1D_pf_enable_stride = Output(Bool()) 523 val l2_pf_store_only = Output(Bool()) 524 // ICache 525 val icache_parity_enable = Output(Bool()) 526 // Labeled XiangShan 527 val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 528 // Load violation predictor 529 val lvpred_disable = Output(Bool()) 530 val no_spec_load = Output(Bool()) 531 val storeset_wait_store = Output(Bool()) 532 val storeset_no_fast_wakeup = Output(Bool()) 533 val lvpred_timeout = Output(UInt(5.W)) 534 // Branch predictor 535 val bp_ctrl = Output(new BPUCtrl) 536 // Memory Block 537 val sbuffer_threshold = Output(UInt(4.W)) 538 val ldld_vio_check_enable = Output(Bool()) 539 val soft_prefetch_enable = Output(Bool()) 540 val cache_error_enable = Output(Bool()) 541 val uncache_write_outstanding_enable = Output(Bool()) 542 // Rename 543 val fusion_enable = Output(Bool()) 544 val wfi_enable = Output(Bool()) 545 // Decode 546 val svinval_enable = Output(Bool()) 547 548 // distribute csr write signal 549 val distribute_csr = new DistributedCSRIO() 550 551 val singlestep = Output(Bool()) 552 val frontend_trigger = new FrontendTdataDistributeIO() 553 val mem_trigger = new MemTdataDistributeIO() 554 val trigger_enable = Output(Vec(10, Bool())) 555} 556 557class DistributedCSRIO(implicit p: Parameters) extends XSBundle { 558 // CSR has been written by csr inst, copies of csr should be updated 559 val w = ValidIO(new Bundle { 560 val addr = Output(UInt(12.W)) 561 val data = Output(UInt(XLEN.W)) 562 }) 563} 564 565class DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 566 // Request csr to be updated 567 // 568 // Note that this request will ONLY update CSR Module it self, 569 // copies of csr will NOT be updated, use it with care! 570 // 571 // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 572 val w = ValidIO(new Bundle { 573 val addr = Output(UInt(12.W)) 574 val data = Output(UInt(XLEN.W)) 575 }) 576 def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 577 when(valid){ 578 w.bits.addr := addr 579 w.bits.data := data 580 } 581 println("Distributed CSR update req registered for " + src_description) 582 } 583} 584 585class L1CacheErrorInfo(implicit p: Parameters) extends XSBundle { 586 // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR 587 val source = Output(new Bundle() { 588 val tag = Bool() // l1 tag array 589 val data = Bool() // l1 data array 590 val l2 = Bool() 591 }) 592 val opType = Output(new Bundle() { 593 val fetch = Bool() 594 val load = Bool() 595 val store = Bool() 596 val probe = Bool() 597 val release = Bool() 598 val atom = Bool() 599 }) 600 val paddr = Output(UInt(PAddrBits.W)) 601 602 // report error and paddr to beu 603 // bus error unit will receive error info iff ecc_error.valid 604 val report_to_beu = Output(Bool()) 605 606 // there is an valid error 607 // l1 cache error will always be report to CACHE_ERROR csr 608 val valid = Output(Bool()) 609 610 def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = { 611 val beu_info = Wire(new L1BusErrorUnitInfo) 612 beu_info.ecc_error.valid := report_to_beu 613 beu_info.ecc_error.bits := paddr 614 beu_info 615 } 616} 617 618/* TODO how to trigger on next inst? 6191. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep 6202. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set 621xret csr to pc + 4/ + 2 6222.5 The problem is to let it commit. This is the real TODO 6233. If it is load and hit before just treat it as regular load exception 624 */ 625 626// This bundle carries trigger hit info along the pipeline 627// Now there are 10 triggers divided into 5 groups of 2 628// These groups are 629// (if if) (store store) (load loid) (if store) (if load) 630 631// Triggers in the same group can chain, meaning that they only 632// fire is both triggers in the group matches (the triggerHitVec bit is asserted) 633// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i) 634// Timing of 0 means trap at current inst, 1 means trap at next inst 635// Chaining and timing and the validness of a trigger is controlled by csr 636// In two chained triggers, if they have different timing, both won't fire 637//class TriggerCf (implicit p: Parameters) extends XSBundle { 638// val triggerHitVec = Vec(10, Bool()) 639// val triggerTiming = Vec(10, Bool()) 640// val triggerChainVec = Vec(5, Bool()) 641//} 642 643class TriggerCf(implicit p: Parameters) extends XSBundle { 644 // frontend 645 val frontendHit = Vec(4, Bool()) 646// val frontendTiming = Vec(4, Bool()) 647// val frontendHitNext = Vec(4, Bool()) 648 649// val frontendException = Bool() 650 // backend 651 val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4) 652 val backendHit = Vec(6, Bool()) 653// val backendTiming = Vec(6, Bool()) // trigger enable fro chain 654 655 // Two situations not allowed: 656 // 1. load data comparison 657 // 2. store chaining with store 658 def getHitFrontend = frontendHit.reduce(_ || _) 659 def getHitBackend = backendHit.reduce(_ || _) 660 def hit = getHitFrontend || getHitBackend 661 def clear(): Unit = { 662 frontendHit.foreach(_ := false.B) 663 backendEn.foreach(_ := false.B) 664 backendHit.foreach(_ := false.B) 665 } 666} 667 668// these 3 bundles help distribute trigger control signals from CSR 669// to Frontend, Load and Store. 670class FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle { 671 val t = Valid(new Bundle { 672 val addr = Output(UInt(2.W)) 673 val tdata = new MatchTriggerIO 674 }) 675 } 676 677class MemTdataDistributeIO(implicit p: Parameters) extends XSBundle { 678 val t = Valid(new Bundle { 679 val addr = Output(UInt(3.W)) 680 val tdata = new MatchTriggerIO 681 }) 682} 683 684class MatchTriggerIO(implicit p: Parameters) extends XSBundle { 685 val matchType = Output(UInt(2.W)) 686 val select = Output(Bool()) 687 val timing = Output(Bool()) 688 val action = Output(Bool()) 689 val chain = Output(Bool()) 690 val tdata2 = Output(UInt(64.W)) 691} 692