1package xiangshan 2 3import chisel3._ 4import chisel3.util._ 5import xiangshan.backend.SelImm 6import xiangshan.backend.roq.RoqPtr 7import xiangshan.backend.decode.{ImmUnion, XDecode} 8import xiangshan.mem.{LqPtr, SqPtr} 9import xiangshan.frontend.PreDecodeInfo 10import xiangshan.frontend.HasBPUParameter 11import xiangshan.frontend.HasTageParameter 12import xiangshan.frontend.HasIFUConst 13import xiangshan.frontend.GlobalHistory 14import xiangshan.frontend.RASEntry 15import utils._ 16 17import scala.math.max 18import Chisel.experimental.chiselName 19import xiangshan.backend.ftq.FtqPtr 20 21// Fetch FetchWidth x 32-bit insts from Icache 22class FetchPacket extends XSBundle { 23 val instrs = Vec(PredictWidth, UInt(32.W)) 24 val mask = UInt(PredictWidth.W) 25 val pdmask = UInt(PredictWidth.W) 26 // val pc = UInt(VAddrBits.W) 27 val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 28 val pnpc = Vec(PredictWidth, UInt(VAddrBits.W)) 29 val bpuMeta = Vec(PredictWidth, new BpuMeta) 30 val pd = Vec(PredictWidth, new PreDecodeInfo) 31 val ipf = Bool() 32 val acf = Bool() 33 val crossPageIPFFix = Bool() 34 val predTaken = Bool() 35} 36 37class ValidUndirectioned[T <: Data](gen: T) extends Bundle { 38 val valid = Bool() 39 val bits = gen.cloneType.asInstanceOf[T] 40 override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 41} 42 43object ValidUndirectioned { 44 def apply[T <: Data](gen: T) = { 45 new ValidUndirectioned[T](gen) 46 } 47} 48 49class SCMeta(val useSC: Boolean) extends XSBundle with HasTageParameter { 50 def maxVal = 8 * ((1 << TageCtrBits) - 1) + SCTableInfo.map{case (_,cb,_) => (1 << cb) - 1}.reduce(_+_) 51 def minVal = -(8 * (1 << TageCtrBits) + SCTableInfo.map{case (_,cb,_) => 1 << cb}.reduce(_+_)) 52 def sumCtrBits = max(log2Ceil(-minVal), log2Ceil(maxVal+1)) + 1 53 val tageTaken = if (useSC) Bool() else UInt(0.W) 54 val scUsed = if (useSC) Bool() else UInt(0.W) 55 val scPred = if (useSC) Bool() else UInt(0.W) 56 // Suppose ctrbits of all tables are identical 57 val ctrs = if (useSC) Vec(SCNTables, SInt(SCCtrBits.W)) else Vec(SCNTables, SInt(0.W)) 58 val sumAbs = if (useSC) UInt(sumCtrBits.W) else UInt(0.W) 59} 60 61class TageMeta extends XSBundle with HasTageParameter { 62 val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 63 val altDiffers = Bool() 64 val providerU = UInt(2.W) 65 val providerCtr = UInt(3.W) 66 val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 67 val taken = Bool() 68 val scMeta = new SCMeta(EnableSC) 69} 70 71@chiselName 72class BranchPrediction extends XSBundle with HasIFUConst { 73 // val redirect = Bool() 74 val takens = UInt(PredictWidth.W) 75 // val jmpIdx = UInt(log2Up(PredictWidth).W) 76 val brMask = UInt(PredictWidth.W) 77 val jalMask = UInt(PredictWidth.W) 78 val targets = Vec(PredictWidth, UInt(VAddrBits.W)) 79 80 // marks the last 2 bytes of this fetch packet 81 // val endsAtTheEndOfFirstBank = Bool() 82 // val endsAtTheEndOfLastBank = Bool() 83 84 // half RVI could only start at the end of a packet 85 val hasHalfRVI = Bool() 86 87 88 // assumes that only one of the two conditions could be true 89 def lastHalfRVIMask = Cat(hasHalfRVI.asUInt, 0.U((PredictWidth-1).W)) 90 91 def lastHalfRVIClearMask = ~lastHalfRVIMask 92 // is taken from half RVI 93 def lastHalfRVITaken = takens(PredictWidth-1) && hasHalfRVI 94 95 def lastHalfRVIIdx = (PredictWidth-1).U 96 // should not be used if not lastHalfRVITaken 97 def lastHalfRVITarget = targets(PredictWidth-1) 98 99 def realTakens = takens & lastHalfRVIClearMask 100 def realBrMask = brMask & lastHalfRVIClearMask 101 def realJalMask = jalMask & lastHalfRVIClearMask 102 103 def brNotTakens = (~takens & realBrMask) 104 def sawNotTakenBr = VecInit((0 until PredictWidth).map(i => 105 (if (i == 0) false.B else ParallelORR(brNotTakens(i-1,0))))) 106 // def hasNotTakenBrs = (brNotTakens & LowerMaskFromLowest(realTakens)).orR 107 def unmaskedJmpIdx = ParallelPriorityEncoder(takens) 108 // if not taken before the half RVI inst 109 def saveHalfRVI = hasHalfRVI && !(ParallelORR(takens(PredictWidth-2,0))) 110 // could get PredictWidth-1 when only the first bank is valid 111 def jmpIdx = ParallelPriorityEncoder(realTakens) 112 // only used when taken 113 def target = { 114 val generator = new PriorityMuxGenerator[UInt] 115 generator.register(realTakens.asBools, targets, List.fill(PredictWidth)(None)) 116 generator() 117 } 118 def taken = ParallelORR(realTakens) 119 def takenOnBr = taken && ParallelPriorityMux(realTakens, realBrMask.asBools) 120 def hasNotTakenBrs = Mux(taken, ParallelPriorityMux(realTakens, sawNotTakenBr), ParallelORR(brNotTakens)) 121} 122 123class BpuMeta extends XSBundle with HasBPUParameter { 124 val ubtbWriteWay = UInt(log2Up(UBtbWays).W) 125 val ubtbHits = Bool() 126 val btbWriteWay = UInt(log2Up(BtbWays).W) 127 val btbHitJal = Bool() 128 val bimCtr = UInt(2.W) 129 val tageMeta = new TageMeta 130 val specCnt = UInt(10.W) 131 // for global history 132 val predTaken = Bool() 133 val sawNotTakenBranch = Bool() 134 135 val debug_ubtb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 136 val debug_btb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 137 val debug_tage_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 138 139 val predictor = if (BPUDebug) UInt(log2Up(4).W) else UInt(0.W) // Mark which component this prediction comes from {ubtb, btb, tage, loopPredictor} 140 141 // def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = { 142 // this.histPtr := histPtr 143 // this.tageMeta := tageMeta 144 // this.rasSp := rasSp 145 // this.rasTopCtr := rasTopCtr 146 // this.asUInt 147 // } 148 def size = 0.U.asTypeOf(this).getWidth 149 def fromUInt(x: UInt) = x.asTypeOf(this) 150} 151 152class Predecode extends XSBundle with HasIFUConst { 153 val hasLastHalfRVI = Bool() 154 val mask = UInt(PredictWidth.W) 155 val lastHalf = Bool() 156 val pd = Vec(PredictWidth, (new PreDecodeInfo)) 157} 158 159class CfiUpdateInfo extends XSBundle with HasBPUParameter { 160 // from backend 161 val pc = UInt(VAddrBits.W) 162 // frontend -> backend -> frontend 163 val pd = new PreDecodeInfo 164 val bpuMeta = new BpuMeta 165 val rasSp = UInt(log2Up(RasSize).W) 166 val rasTopCtr = UInt(8.W) 167 val rasToqAddr = UInt(VAddrBits.W) 168 val hist = new GlobalHistory 169 val predHist = new GlobalHistory 170 // need pipeline update 171 val target = UInt(VAddrBits.W) 172 val taken = Bool() 173 val isMisPred = Bool() 174} 175 176// Dequeue DecodeWidth insts from Ibuffer 177class CtrlFlow extends XSBundle { 178 val instr = UInt(32.W) 179 val pc = UInt(VAddrBits.W) 180 val exceptionVec = ExceptionVec() 181 val intrVec = Vec(12, Bool()) 182 val brUpdate = new CfiUpdateInfo 183 val crossPageIPFFix = Bool() 184 val ftqPtr = new FtqPtr 185 val ftqOffset = UInt(log2Up(PredictWidth).W) 186} 187 188class FtqEntry extends XSBundle { 189 // fetch pc, pc of each inst could be generated by concatenation 190 val ftqPC = UInt((VAddrBits - log2Up(PredictWidth) - instOffsetBits).W) 191 192 // prediction metas 193 val hist = new GlobalHistory 194 val predHist = new GlobalHistory 195 val rasSp = UInt(log2Ceil(RasSize).W) 196 val rasTop = new RASEntry() 197 val metas = Vec(PredictWidth, new BpuMeta) 198 199 val brMask = Vec(PredictWidth, Bool()) 200 val jalMask = Vec(PredictWidth, Bool()) 201 202 // backend update 203 val mispred = Vec(PredictWidth, Bool()) 204 val taken = Vec(PredictWidth, Bool()) 205 val jalr_target = UInt(VAddrBits.W) 206} 207 208 209 210class FPUCtrlSignals extends XSBundle { 211 val isAddSub = Bool() // swap23 212 val typeTagIn = UInt(2.W) 213 val typeTagOut = UInt(2.W) 214 val fromInt = Bool() 215 val wflags = Bool() 216 val fpWen = Bool() 217 val fmaCmd = UInt(2.W) 218 val div = Bool() 219 val sqrt = Bool() 220 val fcvt = Bool() 221 val typ = UInt(2.W) 222 val fmt = UInt(2.W) 223 val ren3 = Bool() //TODO: remove SrcType.fp 224} 225 226// Decode DecodeWidth insts at Decode Stage 227class CtrlSignals extends XSBundle { 228 val src1Type, src2Type, src3Type = SrcType() 229 val lsrc1, lsrc2, lsrc3 = UInt(5.W) 230 val ldest = UInt(5.W) 231 val fuType = FuType() 232 val fuOpType = FuOpType() 233 val rfWen = Bool() 234 val fpWen = Bool() 235 val isXSTrap = Bool() 236 val noSpecExec = Bool() // wait forward 237 val blockBackward = Bool() // block backward 238 val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 239 val isRVF = Bool() 240 val selImm = SelImm() 241 val imm = UInt(ImmUnion.maxLen.W) 242 val commitType = CommitType() 243 val fpu = new FPUCtrlSignals 244 245 def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]) = { 246 val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 247 val signals = 248 Seq(src1Type, src2Type, src3Type, fuType, fuOpType, rfWen, fpWen, 249 isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm) 250 signals zip decoder map { case(s, d) => s := d } 251 commitType := DontCare 252 this 253 } 254} 255 256class CfCtrl extends XSBundle { 257 val cf = new CtrlFlow 258 val ctrl = new CtrlSignals 259} 260 261class PerfDebugInfo extends XSBundle { 262 // val fetchTime = UInt(64.W) 263 val renameTime = UInt(64.W) 264 val dispatchTime = UInt(64.W) 265 val issueTime = UInt(64.W) 266 val writebackTime = UInt(64.W) 267 // val commitTime = UInt(64.W) 268} 269 270// Separate LSQ 271class LSIdx extends XSBundle { 272 val lqIdx = new LqPtr 273 val sqIdx = new SqPtr 274} 275 276// CfCtrl -> MicroOp at Rename Stage 277class MicroOp extends CfCtrl { 278 val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W) 279 val src1State, src2State, src3State = SrcState() 280 val roqIdx = new RoqPtr 281 val lqIdx = new LqPtr 282 val sqIdx = new SqPtr 283 val diffTestDebugLrScValid = Bool() 284 val debugInfo = new PerfDebugInfo 285} 286 287class Redirect extends XSBundle { 288 val roqIdx = new RoqPtr 289 val level = RedirectLevel() 290 val interrupt = Bool() 291 val cfiUpdate = new CfiUpdateInfo 292 293 def isUnconditional() = RedirectLevel.isUnconditional(level) 294 def flushItself() = RedirectLevel.flushItself(level) 295 def isException() = RedirectLevel.isException(level) 296} 297 298class Dp1ToDp2IO extends XSBundle { 299 val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 300 val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 301 val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 302} 303 304class ReplayPregReq extends XSBundle { 305 // NOTE: set isInt and isFp both to 'false' when invalid 306 val isInt = Bool() 307 val isFp = Bool() 308 val preg = UInt(PhyRegIdxWidth.W) 309} 310 311class DebugBundle extends XSBundle{ 312 val isMMIO = Bool() 313 val isPerfCnt = Bool() 314} 315 316class ExuInput extends XSBundle { 317 val uop = new MicroOp 318 val src1, src2, src3 = UInt((XLEN+1).W) 319} 320 321class ExuOutput extends XSBundle { 322 val uop = new MicroOp 323 val data = UInt((XLEN+1).W) 324 val fflags = UInt(5.W) 325 val redirectValid = Bool() 326 val redirect = new Redirect 327 val brUpdate = new CfiUpdateInfo 328 val debug = new DebugBundle 329} 330 331class ExternalInterruptIO extends XSBundle { 332 val mtip = Input(Bool()) 333 val msip = Input(Bool()) 334 val meip = Input(Bool()) 335} 336 337class CSRSpecialIO extends XSBundle { 338 val exception = Flipped(ValidIO(new MicroOp)) 339 val isInterrupt = Input(Bool()) 340 val memExceptionVAddr = Input(UInt(VAddrBits.W)) 341 val trapTarget = Output(UInt(VAddrBits.W)) 342 val externalInterrupt = new ExternalInterruptIO 343 val interrupt = Output(Bool()) 344} 345 346class RoqCommitInfo extends XSBundle { 347 val ldest = UInt(5.W) 348 val rfWen = Bool() 349 val fpWen = Bool() 350 val wflags = Bool() 351 val commitType = CommitType() 352 val pdest = UInt(PhyRegIdxWidth.W) 353 val old_pdest = UInt(PhyRegIdxWidth.W) 354 val lqIdx = new LqPtr 355 val sqIdx = new SqPtr 356 val ftqIdx = new FtqPtr 357 val ftqOffset = UInt(log2Up(PredictWidth).W) 358 359 // these should be optimized for synthesis verilog 360 val pc = UInt(VAddrBits.W) 361} 362 363class RoqCommitIO extends XSBundle { 364 val isWalk = Output(Bool()) 365 val valid = Vec(CommitWidth, Output(Bool())) 366 val info = Vec(CommitWidth, Output(new RoqCommitInfo)) 367 368 def hasWalkInstr = isWalk && valid.asUInt.orR 369 def hasCommitInstr = !isWalk && valid.asUInt.orR 370} 371 372class TlbFeedback extends XSBundle { 373 val roqIdx = new RoqPtr 374 val hit = Bool() 375} 376 377class FrontendToBackendIO extends XSBundle { 378 // to backend end 379 val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 380 val fetchInfo = DecoupledIO(new FtqEntry) 381 // from backend 382 val redirect_cfiUpdate = Flipped(ValidIO(new Redirect)) 383 val commit_cfiUpdate = Flipped(ValidIO(new FtqEntry)) 384} 385 386class TlbCsrBundle extends XSBundle { 387 val satp = new Bundle { 388 val mode = UInt(4.W) // TODO: may change number to parameter 389 val asid = UInt(16.W) 390 val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen 391 } 392 val priv = new Bundle { 393 val mxr = Bool() 394 val sum = Bool() 395 val imode = UInt(2.W) 396 val dmode = UInt(2.W) 397 } 398 399 override def toPrintable: Printable = { 400 p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 401 p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 402 } 403} 404 405class SfenceBundle extends XSBundle { 406 val valid = Bool() 407 val bits = new Bundle { 408 val rs1 = Bool() 409 val rs2 = Bool() 410 val addr = UInt(VAddrBits.W) 411 } 412 413 override def toPrintable: Printable = { 414 p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}" 415 } 416} 417